# A Silicon Bug in Apple's A7 SoC

Proteas of Pangu Lab 2023-09

#### About me

- ID: Proteas
- Security researcher of Pangu Lab.
- Mainly focusing on security research related to Apple's products.
- @ProteasWang

### Glossary

- SoC: System on a Chip
- AP: Application Processor
- SEP: Secure Enclave Processor
- AMCC: Apple's Memory Cache Controller
- TZ: Trust Zone
- KPP: Kernel Patch Protection
- RE: Reverse Engineering

# Agenda

- Overview of SEP Boot Process
- The Bug
- Data Actions of SEP Boot Process
- Conclusion
- References
- Appendix: Reverse Engineering SEP Boot Process

- We can simply divide the boot process of SEP into three stages.
- 1st stage: AP configs the memory isolation hardware.
- 2nd stage: AP sends the `BootTZ0` command to SEP.
- SEP checks the configuration of memory isolation, config the memory encryption hardware, and sends response to AP.



- 3rd stage: AP loads SEP firmware into memory, sends the `BootOS` command to SEP, and provides SEP with the physical address of the firmware.
- SEP copies the firmware to its own space, checks it, and then boots it.



- What is the communication mechanism between AP and SEP?
- What are the behavioral characteristics of memory isolation hardware?
- What are the behavioral characteristics of memory encryption hardware?

- The communication mechanism: Mailbox
- Mailbox registers:
  - Control registers
  - Status registers
  - Data registers



- The mailbox registers are mapped to both AP and SEP, and share the same physical address.
- How does it work actually?

the definition of a message

```
struct sep_message {
   uint8_t endpoint;
   uint8_t
                tag;
   uint8_t
               opcode;
   uint8_t
                param;
   uint32_t data;
 __attribute__((packed));
```

the definition of a message

```
enum {
    kOpCode_Ping = 1,
    kOpCode_Ping_Response = kOpCode_Ping + 100,
    kOpCode_Ping2 = 2,
    kOpCode_Ping2_Response = kOpCode_Ping2 + 100,
    kOpCode_GenerateNonce = 3,
    kOpCode_GenerateNonce_Response = kOpCode_GenerateNonce + 100,
    kOpCode_GetNonceWord = 4,
    kOpCode_GetNonceWord_Response = kOpCode_GetNonceWord + 100,
    kOpCode_BootTZ0 = 5,
    kOpCode_BootTZ0_Response = kOpCode_BootTZ0 + 100,
    kOpCode_BootSEPOS = 6,
    kOpCode_BootSEPOS_Response = kOpCode_BootSEPOS + 100,
    kOpCode_SendARTData = 7,
    kOpCode_SendARTData_Response = kOpCode_SendARTData + 100,
```

- AP sends a command/message to SEP
- 1. Check Status Reg
- 2. Config Ctrl Reg
- 3. Write Data

| Type   | Virt        | Phys        |  |
|--------|-------------|-------------|--|
| Status | 0x20D001008 | 0x20D001008 |  |
| Ctrl   | 0x20D001004 | 0x20D001004 |  |
| Data   | 0x20D001010 | 0x20D001010 |  |
| Data   | 0x20D001014 | 0x20D001014 |  |

AP sends a command/message to SEP

```
// iOS-v7.1-11D167-iPhone6,1, iBEC
// 0x830001A3C
int32_t __fastcall akf_send_mbox(const uint64_t msg, uint32_t wait_timeout)
   enter_critical_section();
   if ( (MEMORY32[0x20D001008] & 0x10000) != 0 ) { // status reg: send
       task_event = akf_wrappers[10 * 2 + 6];
       while ( 1 ) {
            ret = -1;
            if ( !wait_timeout )
                break;
            MEMORY32[0x20D001004] = 1;// interrupt reg: send
            if ( wait_timeout == -1 ) {
                event_wait(task_event);
            else {
                ret = 0xFFFFFFE;
                if ( !event_wait_timeout(task_event, wait_timeout) )
                    break;
            if ( (MEMORY32[0x20D001008] & 0x10000) == 0 )// status reg: send
                goto L_Panic;
   else
L_Panic:
        if ( (MEMORY32[0x20D001008] & 0xC0000) != 0 )// status reg: send
            panic("akf_send_mbox", "ASSERT FAILED at (%s:%s:%d): %s\n", v7, v8, v9, v10);
        ret = 0;
       MEMORY64[0x20D001010] = msg;// data reg: send
   exit_critical_section();
   return ret;
```

- SEP receives a command/message from AP
- Phys = Virt 0x30000000 + 0x200000000

| Type   | Virt                 | Phys        |  |
|--------|----------------------|-------------|--|
| Status | 0x3D000B88           | 0x20D000B88 |  |
| Ctrl   | 0x3D000B80           | 0x20D000B80 |  |
| Ctrl   | 0x3D000B84           | 0x20D000B84 |  |
| Data   | 0x3D000B98           | 0x20D000B98 |  |
| Data   | 0x3D000B9C 0x20D000E |             |  |

SEP receives a command/message from AP

```
// AppleSEPROM-A7-B0
// 0x100077B8
void __fastcall ReceiveMessageFromAP(sep_message *msg)
 uint32_t v1; // r3
 while ( (MEMORY32[0x3D000B88] & 0x20000) != 0 )
    MEMORY32[0x3D000B84] = 0x10;
    __dsb(0xFu);
    __isb(0xFu);
    __wfi();
   MEMORY32[0x3D000B80] = 0x10;
    = MEMORY32[0x3D000B9C];
 *(DWORD *)&msg->ep = MEMORY32[0x3D000B98];
 msg->data = v1;
```

SEP sends a command/message to AP

| Type   | Virt                  | Phys        |  |
|--------|-----------------------|-------------|--|
| Status | 0x3D000BA0            | 0x20D000BA0 |  |
| Ctrl   | 0x3D000B80            | 0x20D000B80 |  |
| Ctrl   | 0x3D000B84            | 0x20D000B84 |  |
| Data   | 0x3D000BB0            | 0x20D000BB0 |  |
| Data   | 0x3D000BB4 0x20D000BE |             |  |

SEP sends a command/message to AP

```
// AppleSEPROM-A7-B0
// 0x1000781C
void __fastcall SendMessageToAP(sep_message *msg)
 int v1; // r1
 uint32_t v2; // r0
 while ( (MEMORY[0x3D000BA0] & 0x20000) == 0 )
   MEMORY[0x3D000B84] = 0x100;
   __dsb(0xFu);
   __isb(0xFu);
   __wfi();
   MEMORY[0x3D000B80] = 0x100;
  v1 = *(DWORD *)&msg->ep;
 v2 = msg->data;
 MEMORY[0x3D000BB0] = v1;
 MEMORY[0x3D000BB4] = v2;
```

AP receives a command/message from SEP

| Type   | Virt        | Phys        |  |
|--------|-------------|-------------|--|
| Status | 0x20D001020 | 0x20D001020 |  |
| Ctrl   | 0x20D001004 | 0x20D001004 |  |
| Data   | 0x20D001038 | 0x20D001038 |  |
| Data   | 0x20D00103C | 0x20D00103C |  |

AP receives a command/message from SEP

```
// iOS-v7.1-11D167-iPhone6,1, iBEC
// 0x83000193C
int32_t __fastcall akf_recv_mbox(uint64_t *msg, uint32_t wait_timeout)
  enter_critical_section();
  if ( (MEMORY32[0x20D001020] & 0x20000) != 0 ) { // status reg: receive
    task_event = &akf_wrappers[10 * 2 + 3];
    while (1) {
      ret = -1;
       if ( !wait_timeout )
         break;
       MEMORY32[0x20D001004] = 0x1000;// interrupt reg: receive
       if ( wait_timeout == -1 ) {
         event_wait(task_event);
       else {
        if ( !event_wait_timeout(task_event, wait_timeout) )
            break;
      if ( (MEMORY32[0x20D001020] & 0x20000) == 0 )// status reg: receive
         goto L_Panic;
  else {
L_Panic:
    if ( (MEMORY32[0x20D001020] & 0xC0000) != 0 )// status reg: receive
       panic("akf_recv_mbox", "ASSERT FAILED at (%s:%s:%d): %s\n", v7, v8, v9, v10);
    *msg = MEMORY64[0x20D001038];// data reg: receive
  exit_critical_section();
  return ret;
```

• The communication mechanism: Mailbox



- Memory Isolation: AMCC allows for the one-time configuration of a memory region, and once the configuration is completed, AP can not access this area.
- Memory isolation is a feature of the AMCC hardware.
- Let's see how it works through examples on A7.

- There are 2 regions which can be configured on A7, TZ0 and TZ1.
- TZ0 is used by SEP.
- TZ1 is used by KPP.
- 5 registers involved.

| Name         | Virt-AP    | Phys       | Virt-SEP   |
|--------------|------------|------------|------------|
| TZ0 Value    | 0x20000908 | 0x20000908 | 0x3000908  |
| TZ1 Value    | 0x2000090C | 0x2000090C | 0x300090C  |
| TZO Lock     | 0x20000910 | 0x20000910 | 0x3000910  |
| TZ1 Lock     | 0x20000914 | 0x20000914 | 0x3000914  |
| Dev Mem Size | 0x2000081C | 0x2000081C | 0x3000081C |

- Taking TZ0 as an example to illustrate the workflow.
- The physical address of iDevice starts from 0x8\_0000\_0000.
- TZ0 is used to indicate a region: [StartOffset, EndOffset).
- The offsets are 64-bits.
- TZ0 is a single 32-bits register.
- The value of TZ0 needs to be encoded from [StartOffset, EndOffset).

- TZ0: [0x80000000, 0x801000000)
- Size of TZ0 region is 16M.
- The encoded value is 0xF0000.



```
uint32_t TZ_Encode(uint64_t startPA, uint64_t endPA)
   uint64_t startOffset = (startPA >> 20) & 0x3FFF;
   uint64_t end0ffset = ((endPA >> 20) - 1) << 16) & 0x3FFF0000;
   uint32_t tzValue = endOffset | startOffset;
    return tzValue;
void TZ_Decode(uint32_t tzValue, uint64_t *startPA, uint64_t *endPA)
   uint64_t startOffset = ((uint64_t)tzValue & 0x3FFF) << 20;</pre>
   uint64_t end0ffset = (((uint64_t)tzValue & 0x3FFF0000) >> 16) + 1) << 20;
   if (startPA) {
        *startPA = startOffset;
    if (endPA) {
        *endPA = endOffset;
```

- The device memory size register is used to do validation.
- The end of TZ0 and TZ1 should be less than the device memory size.
- The value of this register also needs to be encoded.
- SEP will decode the value of this register.

Max Input: 0x7F

Output: 0x400000000 (16GB)

```
0x7F
     Input
    Decode
    Output
0x40000000
```

```
// AppleSEPROM-A7-B0
// 0x10008E2E
__PAIR64__((gTZ_DevSizeRegVal & 0x7F) >> 5, 0x8000000) + (gTZ_DevSizeRegVal << 27);
```

- 1. AP configs the device memory size register:
  - MEMORY32[0x20000081C] = 0x7F
- 2. AP configs the TZ0 value register:
  - MEMORY32[0x200000908] = 0xF0000
  - [0x800000000, 0x801000000)
- 3. AP locks the TZ0 lock register:
  - MEMORY32[0x200000910] = 1

- After the lock register be locked,
- When AP reads this region [0x800000000, 0x80100000),
- zeros are returned.



• TZ0 Region: [0x80000000, 0x801000000)

TZ0: 0xF0000

• TZ1 Region: [0x801100000, 0x801300000)

• TZ1: 0x120011

• TZ0-Lock: 0x1

• TZ1-Lock: 0x1





# Overview of SEP Boot Process: Memory Encryption

- Memory Encryption Hardware
- Consider it as a memory proxy
- Transparent memory encryption
- Transparent memory decryption



# Overview of SEP Boot Process: Memory Encryption

- Memory Encryption Hardware
  - Ctrl Registers
  - Status Registers
  - Data Registers
- Ctrl Registers can be used to enable encryption channels.
- Data Registers are mainly used to config the keys.

Ctrl Registers: enable encryption channel

```
// 0x10004A8C
void __fastcall EnableEncryptionChan(uint8_t chan)
 MEMORY32[0x3D100004] = ((chan & 1) << 10) | 0x220;
 MEMORY32[0x3D100080] = 0;
 MEMORY32[0x3D100084] = 0;
 MEMORY32[0x3D100088] = 0;
 MEMORY32[0x3D10008C] = 0;
 MEMORY32[0x3D100090] = 0;
 MEMORY32[0x3D100094] = 0;
 MEMORY32[0x3D100098] = 0;
 MEMORY32[0x3D10009C] = 0;
```

• Status Registers: check status

```
// 0x10004A20
void __cdecl WaitingAESHardware()
 MEMORY32[0x3D300004] = 1;
  sub_10005570(1000000u);
 while ( (MEMORY32[0x3D30000C] & 3) == 0 )
    Get_0x3D000890_Bit_31_CheckIsZero();
    __wfe();
 if ( (MEMORY32[0x3D30000C] & 2) != 0 )
    Spin2();
```

Data Registers: config keys

```
// 0x100049E8
void __fastcall AES_SetKey_256Bits(uint32_t *keyBuf, uint32_t magic)
 MEMORY32[0x3D300040] = magic;
 MEMORY32[0x3D300044] = 0;
 MEMORY32[0x3D300048] = keyBuf[0];
 MEMORY32[0x3D30004C] = keyBuf[1];
 MEMORY32[0x3D300050] = keyBuf[2];
 MEMORY32[0x3D300054] = keyBuf[3];
 MEMORY32[0x3D300058] = keyBuf[4];
 MEMORY32[0x3D30005C] = keyBuf[5];
  AES_Write_0x204_To_0x3D300008();
```

- What are encryption channels?
- An encryption channel has its own key.



- When writing data to physical memory through channel 0,
- the data will be encrypted with key
  0.
- When reading data from physical memory through channel 0,
- the data will be decrypted with key
  0.



- How to do channel selection ?
- By adding channel information at the beginning of the physical address,
- The memory encryption hardware will automatically select the right channel,
- When writing to physical address,
- Or reading from physical address.

Adding channel information at the beginning of the physical address

| Name      | Phys Addr Prefix | Example Addr          | Actual Phys Addr |
|-----------|------------------|-----------------------|------------------|
| Channel 1 | 0xC8             | 0x <b>C8</b> 001FE000 | 0x8001FE000      |
| Channel 0 | 0x88             | 0x <b>88</b> 001FE000 | 0x8001FE000      |
| Raw       | 0x08             | 0x <b>08</b> 001FE000 | 0x8001FE000      |

Illustration of Channel Selection



- There 2 encryption channels: 0xC8, 0x88.
- 0xC8 is used by the `BootTZ0` stage.
- 0x88 is used by the 'BootOS' stage.

# The Bug

- 'ChanInfo + PA' is 40 bits, for example: 0xC8\_001F\_E000
- According to the specification and configuration, the PA should be 40 bits.
- SoC Design/Implementation Decision:
- Comply with the spec or make adjustments in implementation?

| Name      | Phys Addr Prefix | Example Addr         | Actual Phys Addr |
|-----------|------------------|----------------------|------------------|
| Channel 1 | 0xC8             | 0xC8001FE000         | 0x8001FE000      |
| Channel 0 | 0x88             | 0x <b>88001FE000</b> | 0x8001FE000      |
| Raw       | 0x08             | 0x <b>08001FE000</b> | 0x8001FE000      |

- If making adjustments, there are several ways, one of which is as follows:
- The left most 2 bits have enough info to do channel selection,
- And the PA is 38 bits, which are directly used to address memory.

| Chan 1 | 0xC8 | 0b <b>1100_1000</b> |
|--------|------|---------------------|
| Chan 0 | 0x88 | 0b <b>1000_1000</b> |
| Raw    | 0x08 | 0b <b>0000_1000</b> |

- 0xC8\_001F\_E000
- 0b1100\_1000\_0x001F\_E000

- · If complying with the spec,
- all 8 bits can be used by the channel selector,
- or the lower 6 bits are fully ignored.
- In this case,
- the TZ offsets are 32 bits in hardware,
- the final PA will be constructed with a way.

| Chan 1 | 0xC8 | 0b <b>1100_1000</b> |
|--------|------|---------------------|
| Chan 0 | 0x88 | 0b <b>1000_1000</b> |
| Raw    | 0x08 | 0b <b>0000_1000</b> |

- What is the logic of the encryption channel selection?
- This should be implemented using 'Verilog',
- Let's implement the guessed logic in 'C'.

All 8 bits are used by the channel selector

| Chan 1 | 0xC8 | 0b <b>1100_1000</b> |
|--------|------|---------------------|
| Chan 0 | 0x88 | 0b <b>1000_1000</b> |
| Raw    | 0x08 | 0b0000_1000         |

```
if (((PHYS_ADDR_WITH_CHAN_INFO >> 32) & 0xC8) == 0xC8) {
    // Select_Channel_0xC8();
}
else if (((PHYS_ADDR_WITH_CHAN_INFO >> 32) & 0x88) == 0x88) {
    // Select_Channel_0x88();
}
else if (((PHYS_ADDR_WITH_CHAN_INFO >> 32) & 0x08) == 0x08) {
    // Select_Channel_0x08();
}
```

The lower 6 bits are fully ignored

| Chan 1 | 0xC8 | 0b <b>1100_1000</b> |
|--------|------|---------------------|
| Chan 0 | 0x88 | 0b <b>1000_1000</b> |
| Raw    | 0x08 | 0b <b>0000_1000</b> |

```
if ((PHYS_ADDR_WITH_CHAN_INFO >> 38) == 0b11) {
    // Select_Channel_0xC8();
}
else if ((PHYS_ADDR_WITH_CHAN_INFO >> 38) == 0b10) {
    // Select_Channel_0x88();
}
else if ((PHYS_ADDR_WITH_CHAN_INFO >> 38) == 0b00) {
    // Select_Channel_0x08();
}
```

#### The Bug: 1st Issue

- How does the channel selection unit respond to invalid input?
- The TZ offsets in the ROM codes are 64 bits on A7.
- TZ Offset: 0x01\_001F\_E000
- Chan Info: 0xC8 + 0x01 = 0xC9

#### The Bug: 1st Issue

- It should halt, or report error.
- But the hardware accepts the invalid input, and continue to work.
- TZ Offset: 0x01\_001F\_E000
- PA Offset: 0x001F\_E000
- PA Addr:  $0x8\_0000\_0000 + 0x001F\_E000 = 0x8\_001F\_E000$
- This is the 1st issue: `hardbird`,
- An input validation issue in the channel selection hardware.

#### The Bug: 1st Issue

- The TZ offsets in the ROM codes are 64 bits on A7.
- The vendor have fixed this hardware issue by adding constraints to ROM codes,
- On A8 and later, the TZ offsets are 32 bits,
- So the TZ offsets will not affect the channel selection bits.

#### The Bug: 2nd Issue

- The TZ offsets are 32 bits in memory encryption hardware,
- The TZ offsets are 64 bits in AMCC.
- This is the 2nd issue: Offsets Inconsistency in Hardware
- blackbird: Offsets Inconsistency in Hardware and ROM Codes.
- The root cause of the 2 bugs is "Offsets Inconsistency".
- Let's use 'blackbird' to reference the 2 bugs.

```
1. Mem Size Reg: MEMORY32 [0x20000081C] = 0x7F
2.
       TZ0 Req: MEMORY32 [0x200000908] = 0x100F1000
3.
       TZ1 Req: MEMORY32 [0x20000090C] = 0x10121011
4. TZ0-Lock Reg: MEMORY32 [0x200000910] = 0x1
5. TZ1-Lock Req: MEMORY32 [0x200000914] = 0x1
6. Send Cmd: BootTZO
7. View Memory: [0x800000000, 0x80100000)
```

- MEMORY32[0x20000081C] = 0x7F
- AP tells SEP that the device memory size is 0x4\_0000\_0000 (16GB).

- MEMORY32[0x200000908] = 0x100F1000
- TZ0 Offset: [0x1\_0000\_0000, 0x1\_0100\_0000), 16MB
- If the device memory size is not set to 16GB,
- the TZ0 offset will not pass validation by SEP.

- MEMORY32[0x20000090C] = 0x10121011
- TZ1 Offset: [0x101100000, 0x101300000)

- MEMORY32[0x200000910] = 1
- MEMORY32[0x200000914] = 1
- Lock the locks.

• TZ0 Offset: [0x1\_0000\_0000, 0x1\_0100\_0000), 16MB

- $0x8_0000_0000 + 0x1_0000_0000 = 0x9_0000_0000$
- AMCC Protects: [0x9\_0000\_0000, 0x9\_0100\_0000)

- $0x8\_0000\_0000 + 0x0000\_0000 = 0x8\_0000\_0000$
- SEP Using: [0x8\_0000\_0000, 0x8\_0100\_0000)
- After `BootTZ0`, AP can access SEP's memory: [0x8\_0000\_0000, 0x8\_0100\_0000)

A7:
0x20000081C: 0x7F
0x200000908: 0x100F1000
0x20000090C: 0x10121011
0x200000910: 0x1
0x200000914: 0x1



#### The Bug: PoC-A7, iPhone6,1

```
898c9b8847addcc7:252
[+] sep cmd: boot tz0
[+] start to mount bootfs
[+] success to mount bootfs
[*] create msg, endpoint: 0xff, opcode: Ping2(2), param: 0
[*] msg reader, endpoint: 0xff, opcode: <null>(102), param: 0, data: 0x0000001
[+] tz0: 0x100f1000, tz1: 0x10121011
[+] lock tz0
[+] lock tz1
[+] tz0: [0x900000000, 0x901000000]
[+] tz1: [0x901100000, 0x901300000]
[*] create msg, endpoint: 0xff, opcode: BootTZ0(5), param: 0
[*] msg reader, endpoint: 0xff, opcode: <null>(105), param: 0, data: 0x0000000
[+] boot tz0: done
```

#### The Bug: PoC-A7, iPhone6,1

```
898c9b8847addcc7:252
[+] sep cmd: dump tz0
[+] tz0: [0x900000000, 0x901000000]
[+] tz0: [0x800000000, 0x801000000]
TZ0+0xFFC000::
  0000: 17 3B 51 4E 66 52 93 6F 92 49 16 EC 40 B5 05 53
                                                           .;QNfR.o.I..@..S
                                                           >...$..o;.(h...H
                                                           $..1.....7...
                                                           `...A'.1...
  0030: 60 18 E8 F8 81 B8 C5
                                                           z.br.{....!..$.
                                                            .,..ipYkI...#.V.
                    69 70
                             6B
                                                           ..0...E*
                          E2 89 96 A9 6F C4 16
                                                           ..*...j...s.1.
                                                           L.B.._h..P...5=i
                                                           ^NB@..f.../#p.:w
  0090: 5E 4E 42 40 08 F4 66 BF E2 0B
                                                           .e{H.N...SZ."|.
                                                            .8.g%...v..LM
  00C0: CE EB F2 C3 0D CE 96 A6 AB 18
                                      6E B4 FA CB 50 F4
                                                            . . . . . . . . . n . . . P .
                                                            .z.n..J.2....
  00D0: 20 89 7A B8 6E D4 B6 4A DE 32 C5 D7 B0 A8 F3 B6
                                                           ..{h...eeg.7...
  00E0: F2 DC 7B 68 CE A2 94 AB 65 65 67 BD 37 A3 E2 11
  00F0: F3 D5 DA D6 91 E2 C3 89 4A 01 53 84 67 9C 97 CB |
                                                           . . . . . . . J . S . g . . .
```

#### The Bug: PoC-A7, iPhone6,1

- There is no MAC on A7,
- When AP edits the encrypted memory, SEP will get incorrect data.
- When reading memory which is not initialized by SEP, A7 will not halt.
- This is why there are fewer memory initializations on the SEP-ROM of A7.

# Data Actions of SEP Boot Process

- Basic Configuration Info:
  - TZ0 Offset: [0x1\_0000\_0000, 0x1\_0100\_0000)
  - TZ0 Region: [0x8\_0000\_0000, 0x8\_0100\_0000)
- Memory info before `BootTZ0`:

| VA         | PA           | Size       | XN               | PXN                         | AP         | Attr Index | Attr                |
|------------|--------------|------------|------------------|-----------------------------|------------|------------|---------------------|
| 0x00004000 | 0x020DA04000 | 0x1000     | Executable       | Privileged Executable       | Read-only  | 0          | 0x04, Device memory |
| 0x1000000  | 0x020DA00000 | 0x100000   | Executable       | Privileged Executable       | Read-only  | 3          | 0x4F, Normal memory |
| 0x10180000 | 0x008000000  | 0x3000     | Executable-Never | Privileged Executable-Never | Read/write | 4          | 0x04, Device memory |
| 0x3000000  | 0x020000000  | 0x10000000 | Executable-Never | Privileged Executable-Never | Read/write | 0          | 0x04, Device memory |

#### Code Info:

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
    Map_0x10180000_0x1000_NotEncrypted();
    bzero_0x10180078_0xF88();
    GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
    CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
    AddPageTableItem_AfterBootTZ0();
    bzero_Addr_0x10120140_Size_0x148();
    copy_from_0x1000F000_to_0x10120000_size_0x140();
    bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
    SetStackValue_From_0x3D600F80_To_0x3D601000();
```

- Map 0x18000000
- Type: Normal Memory.

| Virt       | Size   | Chan+PA      | PA          |
|------------|--------|--------------|-------------|
| 0x10180000 | 0x1000 | 0x08001FF000 | 0x8001FF000 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

bzero(0x10180078, 0xF88)

| Virt       | Size  | Chan+PA      | PA          |
|------------|-------|--------------|-------------|
| 0x10180078 | 0xF88 | 0x08001FF078 | 0x8001FF078 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
-> bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
   SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

Generate random num: 0x10180018

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x10180018 | 0x18 | 0x08001FF018 | 0x8001FF018 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

Generate random num: 0x10180018

- Actual Address: 0x18 + 0x40 = 0x58
- 0x40 should be the cache line size.
- Don't know how it works internally yet.

- Copy page table from ROM to RAM
- Map 0x101800000
- Type: Normal Memory

| Virt       | Size   | Chan+PA      | PA          |
|------------|--------|--------------|-------------|
| 0x10180000 | 0x3000 | 0xC900FFA000 | 0x800FFA000 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
{
    // .....
    Map_0x10180000_0x1000_NotEncrypted();
    bzero_0x10180078_0xF88();
    GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
-> CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
    AddPageTableItem_AfterBootTZ0();
    bzero_Addr_0x10120140_Size_0x148();
    copy_from_0x1000F000_to_0x10120000_size_0x140();
    bzero_10130000_0x2000();
    GenRandom((uint8_t *)&gStackCookie, 32u);
    SetStackValue_From_0x3D600F80_To_0x3D601000();
    // ......
}
```

- AP: [0x800FFA000, 0x800FFD000)
- This memory region is used to save page table.
- When SEP edits this region,
- whether AP can see the changes is highly dependent on the hardware model.
- The precise timing of data synchronization is generally left to the discretion of the processor's implementation.

- Copy 3 pages,
- From 0x10001000 to 0x10180000

| Virt       | Size   | Chan+PA | PA          |
|------------|--------|---------|-------------|
| 0x10001000 | 0x3000 |         | 0x20DA01000 |

| Virt       | Size   | Chan+PA      | PA          |
|------------|--------|--------------|-------------|
| 0x10180000 | 0x3000 | 0xC900FFA000 | 0x800FFA000 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

- Change PTE,
- write 0 to 0x10180000
- 0x20DA02003 -> 0

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x10180000 | 0x8  | 0xC900FFA000 | 0x800FFA000 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

- Change PTE,
- write 0 to 0x10181020
- 0x20DA04683 -> 0

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x10181020 | 0x8  | 0xC900FFB020 | 0x800FFB020 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

- Change PTE,
- write PTE to 0x10180400
- 0x20DA03003 -> 0xC900FFC003

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x10180400 | 0x8  | 0xC900FFA400 | 0x800FFA400 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

- Change PTE,
- write PTE to 0x10182F80
- 0x0 -> 0x6000C900FFA607
- 0x0 -> 0x6000C900FFB607
- 0x0 -> 0x6000C900FFC607

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x10182F80 | 0x18 | 0xC900FFCF80 | 0x800FFCF80 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
{
    // .....
    Map_0x10180000_0x1000_NotEncrypted();
    bzero_0x10180078_0xF88();
    GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
-> CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
    AddPageTableItem_AfterBootTZ0();
    bzero_Addr_0x10120140_Size_0x148();
    copy_from_0x1000F000_to_0x10120000_size_0x140();
    bzero_10130000_0x2000();
    GenRandom((uint8_t *)&gStackCookie, 32u);
    SetStackValue_From_0x3D600F80_To_0x3D601000();
    // ......
}
```

- Change Memory Type
- Range: [0x10180000, 0x10183000)
- Type: Device Memory
- Load the new page table.

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
{
    // .....
    Map_0x10180000_0x1000_NotEncrypted();
    bzero_0x10180078_0xF88();
    GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
-> CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
    AddPageTableItem_AfterBootTZ0();
    bzero_Addr_0x10120140_Size_0x148();
    copy_from_0x1000F000_to_0x10120000_size_0x140();
    bzero_10130000_0x2000();
    GenRandom((uint8_t *)&gStackCookie, 32u);
    SetStackValue_From_0x3D600F80_To_0x3D601000();
    // ......
}
```

- Change PTE,
- write PTE to 0x101F2A00
- $0x0 \rightarrow 0x60000900FFF607$

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x101F2A00 | 0x8  | 0xC9001FCA00 | 0x8001FCA00 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

- Change PTE,
- write PTE to 0x101F2980
- $0x0 \rightarrow 0x6000C9001F8607$
- $0x0 \rightarrow 0x6000C9001F9607$

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x101F2980 | 0x10 | 0xC9001FC980 | 0x8001FC980 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
    // .....
```

- Change PTE,
- write PTE to 0x101F2900
- $0x0 \rightarrow 0x6000C9001FD607$

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x101F2900 | 0x8  | 0xC9001FC900 | 0x8001FC900 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

- Change PTE,
- write PTE to 0x101F2B00
- $0x0 \rightarrow 0x6000C9001FE607$

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x101F2B00 | 0x8  | 0xC9001FCB00 | 0x8001FCB00 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

#### New Memory Info:

| VA         | PA           | Size       | XN               | PXN                         | AP         | Attr Index | Attr                |
|------------|--------------|------------|------------------|-----------------------------|------------|------------|---------------------|
| 0x1000000  | 0x020DA00000 | 0x100000   | Executable       | Privileged Executable       | Read-only  | 3          | 0x4F, Normal memory |
| 0x10120000 | 0xC9001FD000 | 0x1000     | Executable-Never | Privileged Executable-Never | Read/write | 1          | 0x4F, Normal memory |
| 0x10130000 | 0xC9001F8000 | 0x2000     | Executable-Never | Privileged Executable-Never | Read/write | 1          | 0x4F, Normal memory |
| 0x10140000 | 0x09001FF000 | 0x1000     | Executable-Never | Privileged Executable-Never | Read/write | 1          | 0x4F, Normal memory |
| 0x10150000 |              |            |                  |                             |            | _          |                     |
| 0x10160000 | 0xC9001FE000 | 0x1000     | Executable-Never | Privileged Executable-Never | Read/write | 1          | 0x4F, Normal memory |
| 0x10180000 | 0x008000000  | 0x3000     | Executable-Never | Privileged Executable-Never | Read/write | 4          | 0x04, Device memory |
| 0x101F0000 | 0xC9001FA000 | 0x3000     | Executable-Never | Privileged Executable-Never | Read/write | 1          | 0x4F, Normal memory |
| 0x3000000  | 0x020000000  | 0x10000000 | Executable-Never | Privileged Executable-Never | Read/write | 0          | 0x04, Device memory |

bzero(0x10120140, 0x148)

| Virt       | Size  | Chan+PA      | PA          |
|------------|-------|--------------|-------------|
| 0x10120140 | 0x148 | 0xC9001FD140 | 0x8001FD140 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
   SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

memcpy(0x10120000, 0x1000F000, 0x140)

| Virt       | Size  | Chan+PA | PA          |
|------------|-------|---------|-------------|
| 0x1000F000 | 0x140 |         | 0x20DA0F000 |

| Virt       | Size  | Chan+PA      | PA          |
|------------|-------|--------------|-------------|
| 0x10120000 | 0x140 | 0xC9001FD000 | 0x8001FD000 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
{
    // .....
    Map_0x10180000_0x1000_NotEncrypted();
    bzero_0x10180078_0xF88();
    GenRandom(gKey_Chan_0xC8_TZ0, 192u);
    SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
    CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
    AddPageTableItem_AfterBootTZ0();
    bzero_Addr_0x10120140_Size_0x148();
-> copy_from_0x1000F000_to_0x10120000_size_0x140();
    bzero_10130000_0x2000();
    GenRandom((uint8_t *)&gStackCookie, 32u);
    SetStackValue_From_0x3D600F80_To_0x3D601000();
    // ......
}
```

bzero(0x10130000, 0x2000)

| Virt       | Size   | Chan+PA      | PA          |
|------------|--------|--------------|-------------|
| 0x10130000 | 0x2000 | 0xC9001F8000 | 0x8001F8000 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
   SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

Generate stack cookie

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x101200D4 | 0×4  | 0xC9001FD0D4 | 0x8001FD0D4 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
   SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

set stack value

| Virt       | Size | Chan+PA | PA          |
|------------|------|---------|-------------|
| 0x3D600F80 | 0x80 |         | 0x20D600F80 |

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
   Map_0x10180000_0x1000_NotEncrypted();
   bzero_0x10180078_0xF88();
   GenRandom(gKey_Chan_0xC8_TZ0, 192u);
   SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
   CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
   AddPageTableItem_AfterBootTZ0();
   bzero_Addr_0x10120140_Size_0x148();
   copy_from_0x1000F000_to_0x10120000_size_0x140();
   bzero_10130000_0x2000();
   GenRandom((uint8_t *)&gStackCookie, 32u);
   SetStackValue_From_0x3D600F80_To_0x3D601000();
```

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
   Map_0x20000000_ByEncChan(2);
   GetFwBufAddrAndSize(&fwBuf, &fwBufSize);
   CopyFirmwareFromAPToLocalBuf(paLow, paHigh, fwBuf, fwBufSize);
   // memset(fwBuf + img4Size, 0, fwBufSize - img4Size);
   Image4Load(&img4Info, bootType, fwBuf, fwBufSize);
   UnMap_0x20000000();
   GenRandom_At_0x10140000(0);
   SetEncryptionKey_Addr_0x10140000(0);
    sizeFromIM4PEndToFwBufBegin = img4Info.im4pPayloadAddr + img4Info.im4pPayloadSize - fwBuf;
   // PageAlignedInplaceChangeEncChan_From_0xC8_To_0x88(sizeFromIM4PEndToFwBufBegin)
   Map_0x20000000_ByEncChan(1);
   MoveImg4PayloadToTZ0Start(fwBuf, img4Info.im4pPayloadAddr, img4Info.im4pPayloadSize);
   memset(fwBuf + img4Info.im4pPayloadSize, 0, fwBufSize - img4Info.im4pPayloadSize);
   DecryptImg4Payload(fwBuf, fwBuf, img4Info.im4pPayloadSize, &v15, keySizeBits, &a6);
   UnMap_0x20000000();
   SendBootOSRespondToAP();
   SetBootArgAndJumpToOS(&img4Info);
```

- Map 0x20000000
  - Map PA 0x0 to Chan+PA 0xC900000000
  - Map VA 0x20000000 to PA 0x0

| Virt      | Size     | Chan+PA      | PA         |
|-----------|----------|--------------|------------|
| 0x2000000 | 0xFF7000 | 0xC900000000 | 0x80000000 |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // .....
-> Map_0x20000000_ByEncChan(2);
    GetFwBufAddrAndSize(&fwBuf, &fwBufSize);
    CopyFirmwareFromAPToLocalBuf(paLow, paHigh, fwBuf, fwBufSize);
    // memset(fwBuf + img4Size, 0, fwBufSize - img4Size);
    Image4Load(&img4Info, bootType, fwBuf, fwBufSize);
    UnMap_0x20000000();
    // .....
}
```

- Map 0x20000000
  - Add PTEs
  - Depends on TZ0 size

| Virt       | Size    | Chan+PA      | PA          |
|------------|---------|--------------|-------------|
| 0x101F0800 | 0 x 4 0 | 0xC900FFA800 | 0x800FFA800 |

| Virt       | Size  | Chan+PA      | PA          |
|------------|-------|--------------|-------------|
| 0x101F1000 | 0xFB8 | 0xC900FFB000 | 0x800FFB000 |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // .....
-> Map_0x20000000_ByEncChan(2);
    GetFwBufAddrAndSize(&fwBuf, &fwBufSize);
    CopyFirmwareFromAPToLocalBuf(paLow, paHigh, fwBuf, fwBufSize);
    // memset(fwBuf + img4Size, 0, fwBufSize - img4Size);
    Image4Load(&img4Info, bootType, fwBuf, fwBufSize);
    UnMap_0x20000000();
    // .....
}
```

- Copy in the firmware
  - Map 0x10150000 to external PA
  - Copy from 0x10150000 to 0x20000000
  - Page by page

| Virt      | Size     | Chan+PA     | PA         |
|-----------|----------|-------------|------------|
| 0x2000000 | IMG4Size | 0xC90000000 | 0x80000000 |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // .....
    Map_0x20000000_ByEncChan(2);
    GetFwBufAddrAndSize(&fwBuf, &fwBufSize);
    CopyFirmwareFromAPToLocalBuf(paLow, paHigh, fwBuf, fwBufSize);
    // memset(fwBuf + img4Size, 0, fwBufSize - img4Size);
    Image4Load(&img4Info, bootType, fwBuf, fwBufSize);
    UnMap_0x20000000();
    // ......
}
```

clear memory

| Virt       | Size     | Chan+PA      | PA          |
|------------|----------|--------------|-------------|
| 0x20000000 | 0xFF7000 | 0xC900000000 | 0x800000000 |
| +          | -        | +            | +           |
| IMG4Size   | IMG4Size | IMG4Size     | IMG4Size    |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // .....
    Map_0x20000000_ByEncChan(2);
    GetFwBufAddrAndSize(&fwBuf, &fwBufSize);
    CopyFirmwareFromAPToLocalBuf(paLow, paHigh, fwBuf, fwBufSize);
    -> // memset(fwBuf + img4Size, 0, fwBufSize - img4Size);
    Image4Load(&img4Info, bootType, fwBuf, fwBufSize);
    UnMap_0x20000000();
    // ......
}
```

Unmap 0x20000000

| Virt      | Size     | Chan+PA      | PA         |
|-----------|----------|--------------|------------|
| 0x2000000 | IMG4Size | 0xC900000000 | 0x80000000 |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // .....
    Map_0x20000000_ByEncChan(2);
    GetFwBufAddrAndSize(&fwBuf, &fwBufSize);
    CopyFirmwareFromAPToLocalBuf(paLow, paHigh, fwBuf, fwBufSize);
    // memset(fwBuf + img4Size, 0, fwBufSize - img4Size);
    Image4Load(&img4Info, bootType, fwBuf, fwBufSize);
    -> UnMap_0x20000000();
    // .....
}
```

- Unmap 0x20000000
  - Delete PTEs

| Virt       | Size    | Chan+PA      | PA          |
|------------|---------|--------------|-------------|
| 0x101F0800 | 0 x 4 0 | 0xC900FFA800 | 0x800FFA800 |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // .....
    Map_0x20000000_ByEncChan(2);
    GetFwBufAddrAndSize(&fwBuf, &fwBufSize);
    CopyFirmwareFromAPToLocalBuf(paLow, paHigh, fwBuf, fwBufSize);
    // memset(fwBuf + img4Size, 0, fwBufSize - img4Size);
    Image4Load(&img4Info, bootType, fwBuf, fwBufSize);
    -> UnMap_0x20000000();
    // .....
}
```

• Generate random num: 0x10140000

| Virt       | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x10140000 | 0x18 | 0x08001FF000 | 0x8001FF000 |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // ......
-> GenRandom_At_0x10140000(0);
    SetEncryptionKey_Addr_0x10140000(0);
    // ......
}
```

- Change encryption channel.
  - Map 0x10150000 to Chan-0xC8
  - Copy from 0x10150000 to 0x10160000
  - Map 0x10150000 to Chan-0x88
  - Copy from 0x10160000 to 0x10150000

| Virt       | Size   | Chan+PA      | PA          |
|------------|--------|--------------|-------------|
| 0x10150000 | 0x1000 | 0xC90000000  | 0x80000000  |
| 0x10160000 | 0x1000 | 0xC900FFE000 | 0x800FFE000 |
| 0x10150000 | 0x1000 | 0x8900000000 | 0x80000000  |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // ......
    sizeFromIM4PEndToFwBufBegin = img4Info.im4pPayloadAddr + img4Info.im4pPayloadSize - fwBuf;
-> // PageAlignedInplaceChangeEncChan_From_0xC8_To_0x88(sizeFromIM4PEndToFwBufBegin)
    // ......
}
```

- Map 0x20000000
  - Add PTEs
- Channel Switching only applied to firmware

| Virt      | Size     | Chan+PA     | PA         |
|-----------|----------|-------------|------------|
| 0x2000000 | 0xFF7000 | 0x890000000 | 0x80000000 |

| PTE Virt   | Size    | Chan+PA      | PA          |
|------------|---------|--------------|-------------|
| 0x101F0800 | 0 x 4 0 | 0xC900FFA800 | 0x800FFA800 |

```
// 0x10005D8C
void LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
{
    // .....
-> Map_0x20000000_ByEncChan(1);
    MoveImg4PayloadToTZ0Start(fwBuf, img4Info.im4pPayloadAddr, img4Info.im4pPayloadSize);
    memset(fwBuf + img4Info.im4pPayloadSize, 0, fwBufSize - img4Info.im4pPayloadSize);
    DecryptImg4Payload(fwBuf, fwBuf, img4Info.im4pPayloadSize, &v15, keySizeBits, &a6);
    UnMap_0x20000000();
    SendBootOSRespondToAP();
    SetBootArgAndJumpToOS(&img4Info);
    // .....
}
```

- Move the firmware data to the start of the TZ0 buffer,
- Clear the memory after the firmware,
- And then decrypt the firmware in place.

| Virt       | Size    | Chan+PA      | PA          |
|------------|---------|--------------|-------------|
| 0x101F0800 | 0 x 4 0 | 0xC900FFA800 | 0x800FFA800 |

Unmap 0x20000000

- Map 0x0
  - Map PA 0x0 to PA 0xC900000000
  - Map VA 0x0 to PA 0x0

| PTE Virt   | Size | Chan+PA      | PA          |
|------------|------|--------------|-------------|
| 0x101F0000 | 0×40 | 0xC900FFA000 | 0x800FFA000 |

| PTE Virt   | Size  | Chan+PA      | PA          |
|------------|-------|--------------|-------------|
| 0x101F1000 | 0xFC0 | 0xC900FFB000 | 0x800FFB000 |

| Virt  | Size     | Chan+PA     | PA         |
|-------|----------|-------------|------------|
| 0 x 0 | 0xFF8000 | 0x890000000 | 0x80000000 |

| Tramp Virt | Size   | Chan+PA      | PA          |
|------------|--------|--------------|-------------|
| 0xFF7000   | 0x1000 | 0x8900FF7000 | 0x800FF7000 |

Place boot arguments to 0xFF7800 (0xFF7000 + 0x800)

| Virt     | Size | Chan+PA      | PA          |
|----------|------|--------------|-------------|
| 0xFF7800 | 0x60 | 0x8900FF7800 | 0x800FF7800 |

- Clear Memory:
  - DCCMVAC\_Range(0x10140000, 0x78)
  - bzero(0x10120000, 0x1000)
  - bzero(0x10130000, 0x2000)
  - bzero(0x10160000, 0x1000)
  - SetStackValue\_From\_0x3D600F80\_To\_0x3D601000()

- Copy exception vector and boot trampoline
  - memcpy(0xFF7000, 0x10000000, 0x280)
  - memcpy(0xFF7020, 0xFF7040, 0x20)
  - DCCMVAC\_Range(0xFF7000, 0x280)
  - ICIMVAU\_Range(0xFF7000, 0x280)

| Virt     | Size   | Chan+PA      | PA          |
|----------|--------|--------------|-------------|
| 0xFF7000 | 0x1000 | 0x8900FF7000 | 0x800FF7000 |

- Run the boot trampoline located at VA 0xFF70C0.
- Then, jump to VA 0x0, which is the address of the firmware.

```
// 0x00FF70C0
void TrampStart() {
  ConfigAndJumpToAddrZero();
void ConfigAndJumpToAddrZero() {
  WriteSystemReg(VBAR, VBAR_Tramp); ___isb(0xFu);
  _WriteSystemReg(MAIR0, _ReadSystemReg(MAIR0) & 0xFFFFFF00 | 4);
  __dsb(0xFu); __isb(0xFu);
  for ( i = 0 \times 100000000; i < 0 \times 100000100; i += 0 \times 1000) WriteSystemReg(TLBIMVA, i);
   _dsb(0xFu); __isb(0xFu);
  MEMORY[0x3D200038] = 1;
  WriteSystemReg(SCTLR, 0xC51078u);
   _dsb(0xFu); __isb(0xFu);
  InvalidateAllCachedCopiesOfTranslationTableEntries();
  DCCISW AllAddrSpace();
  ICIALLU_AddrZero();
  MovR10ToR0 JumpToAddrZero();
void MovR10ToR0 JumpToAddrZero()
  JUMPOUT(0);
```

# Conclusion

- The bug is an input validation issue in the channel selection hardware.
- AP is a 64-bit processor, while SEP is a 32-bit processor.
- This increases the complexity of SoC design.
- Variant Analysis?
- We should not only learn from our own mistakes,
- But also learn from others' mistakes.

# References

- <a href="https://www.blackhat.com/docs/us-16/materials/us-16-Mandt-Demystifying-The-Secure-Enclave-Processor.pdf">https://www.blackhat.com/docs/us-16/materials/us-16-Mandt-Demystifying-The-Secure-Enclave-Processor.pdf</a>
- https://github.com/windknown/presentations/blob/master/
   Attack Secure Boot of SEP.pdf
- https://github.com/axi0mX/ipwndfu
- <a href="https://securerom.fun/">https://securerom.fun/</a>
- https://github.com/checkra1n/pongoOS
- https://support.apple.com/guide/security/
- https://developer.arm.com/

# Thanks and Questions

Questions?



#### RE SEP Boot Process: Power on

- SEP is powered on by SecureROM
- seems there is no way to only reboot SEP

```
_main
platform_init_setup_clocks
   clocks_set_default
     power_on_sep
```

```
// power_on_sep: A7
MEMORY[0x20E020268] &= ~0x100000000u;
while ( (MEMORY[0x20E020268] & 0xF0) != 0xF0 )
;
```

```
// power_on_sep: A8, A9, A10
MEMORY[0x20E080400] &= ~0xEFFFFBFF;
while ( (MEMORY[0x20E080400] & 0xF0) != 0xF0 )
;
```

| SEPROM: 00000000<br>SEPROM: 00000000 | CODE32<br>LDR | PC, =On_Reset         |
|--------------------------------------|---------------|-----------------------|
| SEPROM:00000004; SEPROM:00000004     | LDR           | PC, =On_UndInst       |
| SEPROM:00000008; SEPROM:00000008     | LDR           | PC, =On_TrapCall      |
| SEPROM:000000C; SEPROM:000000C       | LDR           | PC, =On_PrefetchAbort |
| SEPROM:00000010; SEPROM:00000010     | LDR           | PC, =On_DataAbort     |
| SEPROM:00000014; SEPROM:00000014     | LDR           | PC, =On_NotUsed       |
| SEPROM:00000018; SEPROM:00000018     | LDR           | PC, =0n_IRQ           |
| SEPROM:0000001C; SEPROM:0000001C     | LDR           | PC, =0n_FIQ           |
| SEPROM:0000001C;                     |               |                       |
|                                      |               |                       |
|                                      |               |                       |

```
SEPROM:0000408C On_Reset
                                                          ; CODE XREF: SEPROM:000000001j
                                                         ; DATA XREF: SEPROM:0000000010 ...
SEPROM: 0000408C
                                                 SY
                                ISB
SEPROM:0000408C
                                MRRC
                                                 CNTPCT, R8, SB
SEPROM:00004090
                                ISB
SEPROM:00004094
                                                 R0, #0
SEPROM:00004098
                                MOVS
                                MCR
                                                 VBAR, R0
SEPROM:0000409C
                                ISB
                                                 SY
SEPROM:000040A0
                                MRC
                                                 ACTLR, R0
SEPROM:000040A4
                                ORR
                                                 R0, R0, #0x1840
SEPROM:000040A8
SEPROM:000040AC
                                                 ACTLR, R0
                                ISB
                                                 SY
SEPROM:000040B0
                                MOVW
                                                 R0, #0x4F04
SEPROM:000040B4
                                MOVT
                                                 R0, #0x4FF4
SEPROM:000040B8
                                MCR
                                                 MAIR0, R0
SEPROM:000040BC
SEPROM:000040C0
                                MOVW
                                                 R0, #0x404
SEPROM:000040C4
                                MOVT
                                                 R0, #0x404
                                MCR
                                                 MAIR1, R0
SEPROM:000040C8
                                MOVW
                                                 R0, #0x1000
SEPROM:000040CC
                                MOVT
                                                 R0, #0xDA0
SEPROM:000040D0
SEPROM:000040D4
                                MOVS
                                                 R1, #2
                                MCRR
                                                 TTBR0, R0, R1
SEPROM:000040D8
                                MOVW
                                                 R0, #0x2302
SEPROM:000040DC
                                MOVT
SEPROM:000040E0
                                                 R0, #0x8080
                                MCR
                                                 TTBCR, R0
SEPROM:000040E4
SEPROM:000040E8
                                ISB
                                                 SY
                                MOVW
SEPROM:000040EC
                                                 R0, #0x187D
                                MOVT
SEPROM:000040F0
                                                 R0, #0x30C5
                                MCR
                                                 SCTLR, R0
SEPROM:000040F4
SEPROM:000040F8
                                DSB
SEPROM:000040FC
                                MOVW
                                                 R12, #0x4289
SEPROM:00004100
                                MOVT
SEPROM:00004104
                                                 R12, #0x1000
SEPROM:00004108
                                                 R12
SEPROM:00004108; End of function On_Reset
```

```
void On_Reset()
   __isb(0xFu);
                           CNTPCT, R8, SB }
   __asm { MRRC
   __isb(0xFu);
   _WriteSystemReg(VBAR, 0);
   __isb(0xFu);
   _WriteSystemReg(ACTLR, _ReadSystemReg(ACTLR) | 0x1840);
   __isb(0xFu);
   _WriteSystemReg(MAIR0, 0x4FF44F04u);
   _WriteSystemReg(MAIR1, 0x04040404u);
    __asm { MCRR TTBR0, R0, R1; 0x20DA01000 }
   _WriteSystemReg(TTBCR, 0x80802302);
   __isb(0xFu);
   _WriteSystemReg(SCTLR, 0x30C5187Du);
    __dsb(0xFu);
   __isb(0xFu);
   MEMORY[0x10004288]();
```

- ACTLR is IMPLEMENTATION DEFINED.
- Don't have the manual, use Cortex-A7's manual as a reference
- ACTLR = 0x1840
- 0b1\_1000\_0100\_0000

| Bits    | Name    | Function                                       |     |
|---------|---------|------------------------------------------------|-----|
| [31:29] | -       | Reserved.                                      |     |
| [28]    | DDI     | Disable Dual Issue                             |     |
| [27:16] | -       | Reserved.                                      |     |
| [15]    | DDVM    | Disable Distributed Virtual Memory transaction | s.  |
| [14:13] | L1PCTL  | L1 Data prefetch control.                      |     |
| [12]    | L1RADIS | L1 Data Cache read-allocate mode disable.      |     |
| [11]    | L2RADIS | L2 Data Cache read-allocate mode disable.      |     |
| [10]    | DODMBS  | Disable optimized data memory barrier behavio  | or. |
| [9:7]   | ı       | Reserved.                                      |     |
| [6]     | SMP     | Enables coherent requests to the processor.    |     |
| [5:0]   | _       | Reserved.                                      |     |

• VBAR = 0

• This is a temporary exception vector, which will be changed later.

• MAIR0: 0x4FF44F04

MAIR1: 0x04040404

| Index | 7  | 6   | 5  | 4  | 3   | 2  | 1   | 0  |
|-------|----|-----|----|----|-----|----|-----|----|
| Value | 04 | 0 4 | 04 | 04 | 4 F | F4 | 4 F | 04 |

| Index | 7  | 6  | 5  | 4  | 3   | 2  | 1   | 0  |
|-------|----|----|----|----|-----|----|-----|----|
| Value | 04 | 04 | 04 | 04 | 4 F | F4 | 4 F | 04 |

- 0x04: Device memory, Device-nGnRE memory
- 0x4F: Normal memory, Outer Non-cacheable, Inner Write-Back Non-transient
- 0xF4: Normal memory, Outer Write-Back Non-transient

• TTBR0 = 0x20DA01000

| VA         | PA           | Size       | XN               | PXN                         | AP         | Attr Index | Attr                |
|------------|--------------|------------|------------------|-----------------------------|------------|------------|---------------------|
| 0x00004000 | 0x020DA04000 | 0x1000     | Executable       | Privileged Executable       | Read-only  | 0          | 0x04, Device memory |
| 0x10000000 | 0x020DA00000 | 0x100000   | Executable       | Privileged Executable       | Read-only  | 3          | 0x4F, Normal memory |
| 0x10180000 | 0x008000000  | 0x3000     | Executable-Never | Privileged Executable-Never | Read/write | 4          | 0x04, Device memory |
| 0x3000000  | 0x020000000  | 0x10000000 | Executable-Never | Privileged Executable-Never | Read/write | 0          | 0x04, Device memory |

- PTE for VA: 0x4000
- This is the page to which 'MCRR TTBR0, R0, R1' belongs
- The purpose of this item is just for setting page table

| VA         | PA           | Size       | XN               | PXN                         | AP         | Attr Index | Attr                |
|------------|--------------|------------|------------------|-----------------------------|------------|------------|---------------------|
| 0x00004000 | 0x020DA04000 | 0x1000     | Executable       | Privileged Executable       | Read-only  | 0          | 0x04, Device memory |
| 0x1000000  | 0x020DA00000 | 0x100000   | Executable       | Privileged Executable       | Read-only  | 3          | 0x4F, Normal memory |
| 0x10180000 | 0x008000000  | 0x3000     | Executable-Never | Privileged Executable-Never | Read/write | 4          | 0x04, Device memory |
| 0x3000000  | 0x020000000  | 0x10000000 | Executable-Never | Privileged Executable-Never | Read/write | 0          | 0x04, Device memory |

0x10000000: ROM

0x101800000: not be used yet

0x30000000: MMIO & Stack

- TTBCR: 0x80802302
- 0b1000\_0000\_1000\_0000\_0010\_0011\_0000\_0010
  - T0SZ, bits[2:0]: 2, The size offset of the memory region addressed by TTBR0
  - IRGN0, bits[9:8]: 3, Inner cacheability attribute for memory associated with translation table walks
  - SH0, bits[13:12], 2, Shareability attribute for memory associated with translation table walks using TTBR0

- TTBCR: 0x80802302
- 0b1000\_0000\_1000\_0000\_0010\_0011\_0000\_0010
  - A1, bit[22]: 0, Selects whether TTBR0 or TTBR1 defines the ASID
  - EPD1, bit[23]: 1, Translation table walk disable for translations using TTBR1
  - EAE, bit[31]: 1, Extended Address Enable, Use the 40-bit translation system, with the Long-descriptor translation table format.

- SCTLR: 0x30C5187D
- 0b0011\_0000\_1100\_0101\_0001\_1000\_0111\_1101
  - M, bit[0]: 1, MMU enable
  - A, bit[1]: 0, Alignment fault checking disabled
  - C, bit[2]: 1, Data and unified caches enabled
  - Bits[4:3]: 3, Reserved, RAO/SBOP
  - CP15BEN, bit[5]: 1, CP15 barrier operations enabled
  - Bit[6]: 1, Reserved, RAO/SBOP

- SCTLR: 0x30C5187D
- 0b0011\_0000\_1100\_0101\_0001\_1000\_0111\_1101
  - Z, bit[11]: 1, Program flow prediction enabled
  - I, bit[12]: 1, Instruction caches enabled
  - Bit[16]: 1, Reserved, RAO/SBOP.
  - Bit[18]: 1, Reserved, RAO/SBOP.
  - FI, bit[21]: 0, All performance features enabled

- SCTLR: 0x30C5187D
- 0b0011\_0000\_1100\_0101\_0001\_1000\_0111\_1101
  - U, bit[22]: 1, In ARMv7 this bit is RAO/SBOP, indicating use of the alignment model described in Alignment support.
  - Bit[23]: 1, Reserved, RAO/SBOP.
  - NMFI, bit[27]: 0, Software can mask FIQs by setting the CPSR.F bit to 1.
  - TRE, bit[28]: 1, TEX remap enabled
  - AFE, bit[29]: 1, In the translation table descriptors, AP[0] is the Access flag

• Where are we?

```
void On_Reset()
   __isb(0xFu);
                         CNTPCT, R8, SB }
   __asm { MRRC
   __isb(0xFu);
   _WriteSystemReg(VBAR, 0);
   __isb(0xFu);
   _WriteSystemReg(ACTLR, _ReadSystemReg(ACTLR) | 0x1840);
   __isb(0xFu);
   _WriteSystemReg(MAIR0, 0x4FF44F04u);
   _WriteSystemReg(MAIR1, 0x04040404u);
   _WriteSystemReg(TTBCR, 0x80802302);
   __isb(0xFu);
   _WriteSystemReg(SCTLR, 0x30C5187Du);
     dsb(0xFu);
   __isb(0xFu);
   MEMORY[0x10004288](); // <- We are here
```

Now we are here

```
ROM:10004288 Init
                                                      ; CODE XREF: On_Reset+7C↑j
                                                      ; DATA XREF: On_Reset+741o
ROM:10004288
                                             R0, #:lower16:gVBAR_MMU_Enabled
                             MOV
ROM:10004288
ROM:10004290
                                             VBAR, R0
ROM:10004294
                                             SY
                             ISB.W
                                             R0, CPSR
                             MRS.W
ROM:10004298
                                             R0, R0, #0x100
                             BIC.W
ROM:1000429C
                             MSR.W
                                             CPSR_x, R0; CPSR |= 0x100
ROM:100042A0
                                             R2, #unk_3D600A00
ROM:100042A4
                             MOV
                                             R8, [R2],#4
ROM:100042AC
                             STR.W
                                             R9, [R2]
ROM:100042B0
                             STR.W
                                             WriteMMIO_Addr_0x3D600F80_Val_0x5E11DEA1
ROM:100042B4
                             BL
                                             ConfigCounterTimer
ROM:100042B8
                                             R0, #0xF00000
ROM:100042BC
                             MOV.W
ROM:100042C0
                             MCR
                                             CPACR, R0
ROM:100042C4
                             ISB.W
ROM:100042C8
                             MOV.W
                                             R0, #0x4000000
                                             FPEXC, R0
                             VMSR
ROM:100042CC
ROM:100042D0
                             MOV.W
                                             R0, #0
ROM:100042D4
                             VMSR
                                             FPSCR, R0
ROM:100042D8
                                             SetRegValueTo_0xDEADBEEF
ROM:100042DC
                                             ConfigTimerFrequency
ROM:100042E0
                                             WriteMMIO_Addr_0x3D000A00
ROM:100042E4
                                             sub_1000532C
                                             Is_MMIO_Addr_0x3E02A044_Val_0x1
ROM:100042E8
                                             R0, loc_100042F6
ROM:100042EC
                                             Maybe_WakeUpFromDeepSleep
ROM:100042EE
ROM:100042F2 ; -----
ROM:100042F2
                                             Spin2
ROM:100042F6 ;
ROM:100042F6
                                                     ; CODE XREF: Init+64<sup>†</sup>j
ROM:100042F6 loc_100042F6
ROM:100042F6
                                             ClearNonce
                                             MsgLoop_BreakWhenReceiveCMD_BootTZ0
ROM:100042FA
                                             CheckAndConfig_AfterBootTZ0
ROM:100042FE
                             BL
ROM:10004302
ROM:10004302
                                             Spin2
ROM:10004302; End of function Init
```

```
void Init() {
 _WriteSystemReg(VBAR, 0x10004000u); __isb(0xFu);
 _R0 = __get_CPSR() & 0xFFFFFFFF;
  _{asm} \{ MSR.W \qquad CPSR_x, R0; CPSR |= 0x100 \}
 unk_3D600A00 = v0;
 dword_3D600A04 = v1;
 WriteMMIO_Addr_0x3D600F80_Val_0x5E11DEA1();
 ConfigCounterTimer();
 _WriteSystemReg(CPACR, 0xF00000u); __isb(0xFu);
 _{R0} = 0x40000000; _{asm} \{ VMSR FPEXC, R0 \}
 _{R0} = 0; _{asm} \{ VMSR FPSCR, R0 \}
 SetRegValueTo_0xDEADBEEF();
 ConfigTimerFrequency();
  WriteMMIO_Addr_0x3D000A00();
  sub_1000532C();
  if ( !Is_MMIO_Addr_0x3E02A044_Val_0x1() )
   Maybe_WakeUpFromDeepSleep();
 ClearNonce();
  MsgLoop_BreakWhenReceiveCMD_BootTZ0();
  CheckAndConfig_AfterBootTZ0();
```

- CPSR = 0x100
  - bit [8]: 1, SError interrupt mask bit, Exception masked.
- CPACR: 0xF00000
  - cp10, bits [21:20]: 0x3, This control permits full access to the floating-point and Advanced SIMD functionality from PL0 and PL1.
  - cp11, bits [23:22], 0x3
- FPEXC: 0x40000000
  - EN, bit[30]: 1, The Advanced SIMD and Floating-point Extensions are enabled and operate normally.
- FPSCR: 0

Init() -> MsgLoop\_BreakAfter\_BootTZ0()

```
// Addr: 0x10004C44
void __cdecl MsgLoop_BreakWhenReceiveCMD_BootTZ0()
{
    sep_message_without_data msg; // r0

    InitMailbox();
    SendResponse(0xD200FF, 1);
    do
        msg = (sep_message_without_data)ReadMsg();
    while ( ProcessMsg(msg) );
}
```

• When `ProcessMsg` returns 0, the loop will break

Init() -> MsgLoop\_BreakAfter\_BootTZ0() -> ProcessMsg()

```
enum OPCODE
 opInvalid = 0x0,
 opPING = 0x1,
 opPING2 = 0x2,
 opGenNonce = 0x3,
 opGetNonceWord = 0x4,
 opBootTZ0 = 0x5,
 opPanic = 0xA,
struct CMD_Table_Item
 OPCODE cmd;
 int (*handler)(void);
```

Init() -> MsgLoop\_BreakAfter\_BootTZ0() -> ProcessMsg()

```
ROM: 10004E6C; CMD Table Item gCMD Table
; DATA XREF: ProcessMsg+18↑o
ROM: 10004E6C
ROM: 10004E6C
                         CMD Table Item <opPING2, CMDHandler Ping1+1>
                         CMD Table Item <opGenNonce, CMDHandler GenNonce+1>
ROM: 10004E6C
                         CMD Table Item <opGetNonceWord, CMDHandler GetNonce+1>
ROM: 10004E6C
                         CMD Table Item <opBootTZ0, CMDHandler BootTZ0+1>
ROM: 10004E6C
                         CMD Table Item <opPanic, CMDHandler Panic+1>
ROM: 10004E6C
                         CMD Table Item <0>
ROM: 10004E6C
```

Init() -> MsgLoop\_BreakAfter\_BootTZ0() -> ProcessMsg()

```
// 0×10004D44
int ___fastcall ProcessMsg(sep_message_without_data msg)
 CMD_Table_Item *CMD_TablePtr; // r3
 OPCODE cmd; // r4
  int (*handler)(void); // r5
  if ( msg.endpoint != 0xFF )
   return OnInvalidEndpoint_RetVal_0x1(*(unsigned ___int16 *)&msg.endpoint);
 CMD_TablePtr = &gCMD Table;
  while (1)
    cmd = CMD TablePtr->cmd;
   handler = (int (*)(void))CMD_TablePtr->handler;
    ++CMD TablePtr;
   if ( cmd == opInvalid )
      break;
    if ( msg.opcode == cmd )
      return handler();
 return OnInvalidOpCode_RetVal_0x1(*(sep_message_without data **)&msg);
```

- AP sends `Boot TZ0` to SEP
  - Write MMIO: TZ0 Size
  - Write MMIO: TZ1 Size
  - Write MMIO: Device Memory Size
  - Write MMIO: TZ0 Lock
  - Write MMIO: TZ1 Lock
  - Send `Boot TZ0` command

```
enum {
   kOpCode_Ping = 1,
   kOpCode_Ping2 = 2,
   kOpCode_GenerateNonce = 3,
   kOpCode_GetNonceWord = 4,
   kOpCode_BootTZ0 = 5,
   kOpCode_BootSEPOS = 6,
struct sep_message {
   uint8_t endpoint;
   uint8_t
                  tag;
                  opcode;
   uint8_t
   uint8_t
                  param;
   uint32_t
            data;
 __attribute__((packed));
```

```
typedef int32_t (*akf_start_t)(const KFWRAPPER_TYPE_T kfw_type,
                               const addr_t firmware_address,
                               const uint64_t firmware_size);
typedef int32_t (*akf_stop_t)(const KFWRAPPER_TYPE_T kfw_type);
typedef int32_t (*akf_start_sep_t)(void);
typedef int32_t (*akf_send_mbox_t)(const KFWRAPPER_TYPE_T kfw_type,
                                   uint64_t msg,
                                   uint32_t wait_timeout);
typedef int32_t (*akf_recv_mbox_t)(const KFWRAPPER_TYPE_T kfw_type,
                                   volatile uint64_t *msg,
                                   uint32_t wait_timeout);
typedef int32_t (*sep_client_reader_t)(const KFWRAPPER_TYPE_T kfw_type,
                                     volatile uint64_t *msg,
                                       uint32_t wait_timeout);
```

```
// iOS-v11.0-15A372-iPhone6,1, iBEC
akf_start_t akf_start = (akf_start_t)0x0000000830003B68;
akf_stop_t akf_stop = (akf_stop_t)0x0000000830004040;
akf_send_mbox_t akf_send_mbox = (akf_send_mbox_t)0x0000000830003F7C;
akf_recv_mbox_t akf_recv_mbox = (akf_recv_mbox_t)0x0000000830003F4C;
// A7
volatile uint32_t *gTZ0ValuePtr = (volatile uint<math>32_t *)0x200000908;
volatile uint32_t *gTZ1ValuePtr = (volatile uint32_t *)0x20000090C;
volatile uint32_t *gTZ0LockPtr = (volatile uint<math>32_t *)0x200000910;
volatile uint32_t *gTZ1LockPtr = (volatile uint32_t *)0x200000914;
volatile uint32_t *gPhyMemSizePtr = (volatile uint32_t *)0x20000081C;
int32_t akf_send_mbox2(const KFWRAPPER_TYPE_T kfw_type,
                       uint64_t *msg,
                       uint32_t wait_timeout)
    uint64_t msg_val = *msg;
    return akf_send_mbox(kfw_type, msg_val, wait_timeout);
```

```
void ConfigTZ0(void)
    uint32_t tz0Val = TZ_Encode(gTZ0StartAddr, gTZ0EndAddr);
    uint32_t tz1Val = TZ_Encode(gTZ1StartAddr, gTZ1EndAddr);
    *gTZ0ValuePtr = tz0Val;
    *gTZ1ValuePtr = tz1Val;
    *gTZ0LockPtr = 0x1;
    *gTZ1LockPtr = 0x1;
    // set device memory size
    *gPhyMemSizePtr = 0x7F;
    while (*gTZ0LockPtr != 1) {
        *gTZ1LockPtr = 1;
   while (*gTZ1LockPtr != 1) {
        *gTZ1LockPtr = 1;
```

```
void BootTZ0(void)
   akf_start_sep();
   _sep_create_message(&_sep_send_msg, kMsg_BootTZ0, 0, 0);
    if (akf_send_mbox2(KFW_SEP, (uint64_t *)&_sep_send_msg, A7IOP_NO_WAIT)) {
        printf("[-] unable to send BootTZ0 to SEP mailbox\n");
        goto exit;
    if (_sep_client_reader(BOOT_TZ0_TIMEOUT)) {
       printf("[-] SEP not responding to BootTZ0\n");
        goto exit;
exit:
   akf_stop(KFW_SEP);
```

```
void sep_cmd_boot_tz0(void)
    printf("[+] sep cmd: boot tz0\n");
    Ping2();
    ConfigTZ0();
    BootTZ0();
    printf("[+] boot tz0: done\n");
```

Init() -> MsgLoop\_BreakAfter\_BootTZ0() -> ProcessMsg() -> handler()

```
// 0x10004DB0
int fastcall CMDHandler Ping(unsigned int16 a1)
 SendResponse(a1 | 0x650000, 0);
 return 1;
// 0×10004E3C
int fastcall CMDHandler BootTZO(unsigned __int16 a1)
 SendResponse(a1 | 0x690000, 0);
 return 0;
```

When received `Boot TZ0`, `MsgLoop\_BreakAfter\_BootTZ0` will return.

Init() -> CheckAndConfig\_AfterBootTZ0()

```
// 0x10004EA4
void __noreturn CheckAndConfig_AfterBootTZ0()
 if ( !Get_0x3E02A004_Bit_31() )
   Spin2();
 if ( Check_0x3E02A004_Bit_30() )
   Spin2();
 CheckLockStatus_SaveTZ0Values();
  Maybe_ConfigMemEncryptionHw();
  Map_0x10180000_0x1000_NotEncrypted();
  bzero_0x10180078_0xF88();
  GenRandom(gKey_Chan_0xC8_TZ0, 192u);
  SetEncryptionKey_Chan1(gKey_Chan_0xC8_TZ0);
  CopyPageTableAndConfig_TTBR0_AfterBootTZ0();
  AddPageTableItem_AfterBootTZ0();
  bzero_Addr_0x10120140_Size_0x148();
  copy_from_0x1000F000_to_0x10120000_size_0x140();
  bzero_10130000_0x2000();
  GenRandom((uint8_t *)&gStackCookie, 32u);
  SetStackValue_From_0x3D600F80_To_0x3D601000();
  Maybe_CallTestFunctionOnDebugFirmware();
  MsgLoopAfterBootTZ0();
  while (1)
   __wfi();
   __wfe();
```

• Init() -> CheckAndConfig\_AfterBootTZ0() -> CheckLockStatus\_SaveTZ0Values()

```
// 0x100055F8
void __cdecl CheckLockStatus_SaveTZ0Values()
 unsigned __int64 tz0End; // r2
 bool isTZEnd_GE_TZStart; // cf
 unsigned int tz0Size; // r2
 if (gTZ0\_LockReg \& 1) == 0
   Spin2();
 if (gTZ1\_LockReg \& 1) == 0
   Spin2();
 LODWORD(gTZ0_Offset_Start) = gTZ0_Value << 20;
 HIDWORD(gTZ0_Offset_Start) = (unsigned __int16)(gTZ0_Value & 0x3FFF) >> 12;
 tz0End = (unsigned __int64)(((gTZ0_Value & 0x3FFF0000) >> 16) + 1) << 20;
 gTZ0_Offset_End = tz0End;
 isTZEnd_GE_TZStart = (unsigned int)tz0End >= gTZ0_Value << 20;
 tz0Size = tz0End - (gTZ0_Value << 20);
 if ( HIDWORD(tz0End) != ((unsigned __int16)(gTZ0_Value & 0x3FFF) >> 12) + !isTZEnd_GE_TZStart )
   Spin2();
 if (!tz0Size)
   Spin2();
 if ( tz0Size > Size_256MB )
   Spin2();
  gTZ0Size = tz0Size;
```

Init() -> CheckAndConfig\_AfterBootTZ0() -> Map\_0x10180000\_0x1000\_NotEncrypted()

```
// 0x10004BF8
void __cdecl Map_0x10180000_0x1000_NotEncrypted()
 __int64 physAddr; // r0
  physAddr = TZ0_End_Minus_0x1000();
 MapPA_0x80000000_ToPA(physAddr, 0x1000u);
// 0x10004B30
void __fastcall MapPA_0x80000000_ToPA(__int64 targetPA, unsigned int size)
 if ( (targetPA & 0xFFF) != 0 \mid | _{PAIR64_{(size & 0xFFF, size)} > 0x3000 )
   Spin2();
  Map_0x10180000_0x10183000_DeviceMem(targetPA, HIDWORD(targetPA), size, size & 0xFFF);
  MapPA_0x80000000(targetPA + 0x800000000, (unsigned __int64)(targetPA - 0x80000000i64) >> 32);
  ConfigPhysToPhysMap(0x80000000, 0);
  sub_{10004B18}(size + 0x7FFFF000, 0);
  SetMAIR_0x10180000_0x10183000_ToNormal();
```

Init() -> CheckAndConfig\_AfterBootTZ0() -> CopyPageTableAndConfig\_TTBR0\_AfterBootTZ0()

```
// 0x10005068
void __cdecl CopyPageTableAndConfig_TTBR0_AfterBootTZ0()
 __int64 *ptROM; // r0
 _QWORD *ptTZ0; // r1
 __int64 v2; // d0
 __int64 v3; // d1
 __int64 v4; // d2
 __int64 v5; // d3
 uint64_t srcValue; // r0
 __int64 *ptrPageTable_BootTZ0_L1; // r2
 int loopCount; // r3
 EncryptMap_0x10180000_To_0xFFA000_0x3000();
 ptROM = &gPageTable_ROM_L2;
                                                // 0x10001000
 ptTZ0 = &gPageTable_TZ0_0x10180000;
                                                // copy page table from rom to ram
   v2 = *ptROM;
   v3 = ptROM[1];
   v4 = ptROM[2];
   v5 = ptROM[3];
   ptROM += 4;
   *ptTZ0 = v2;
   ptTZ0[1] = v3;
   ptTZ0[2] = v4;
   ptTZ0[3] = v5;
   ptTZ0 += 4;
 while ( (unsigned int)ptROM < 0x10004000 );</pre>
 gPageTable_TZ0_0x10180000 = 0i64;
 qword_10181020 = 0i64;
 gPageTable_BootTZ0_L2_Item_To_L3_2 = gPageTable_ROM_L2_Item_To_L3 & 0xFFFFFF00000000FFFui64 | (GetEncryptChanAddr_C8_Offset_0xFF8000()
                                                                                               + 0x4000);
 srcValue = (GetEncryptChanAddr_C8_Offset_0xFF8000() + 0x2000) | 0x6000000000000607i64;
 ptrPageTable_BootTZ0_L1 = &gPageTable_BootTZ0_L1;
 loopCount = 3;
 do
   *ptrPageTable_BootTZ0_L1++ = srcValue;
   srcValue += 0x1000i64;
   --loopCount;
 while ( loopCount );
 Map_0x10180000_0x10183000_DeviceMem(srcValue, HIDWORD(srcValue), (uint32_t)ptrPageTable_BootTZ0_L1, 0);
 GetEncryptChanAddr_C8_Offset_0xFF8000();
 __dsb(0xFu);
 __asm { MCRR
                         TTBR0, R0, R1; }
 __isb(0xFu);
 UpdateTLB();
```

Init() -> CheckAndConfig\_AfterBootTZ0() -> AddPageTableItem\_AfterBootTZ0()

```
// 0x10005158
void AddPageTableItem_AfterBootTZ0()
 uint64_t v0; // r0
 char v1; // cf
 uint64_t pteValue; // r0
 uint64_t *dstAddr; // r2
 int loopCount; // r12
 MEMORY[0x101F2A00] = TZ0_End_Minus_0x1000() | 0x6000000000000607i64;
  v0 = GetEncryptChanAddr_C8_Offset_0xFF8000();
  LODWORD(pteValue) = v0 \mid 0x607;
  HIDWORD(pteValue) = (v1 + HIDWORD(v0)) | 0x600000;
  dstAddr = (uint64_t *)0x101F2980;
  loopCount = 2;
  do
   *dstAddr++ = pteValue;
   pteValue += 0x1000i64;
   --loopCount;
 while ( loopCount );
 MEMORY[0x101F2900] = (GetEncryptChanAddr_C8_Offset_0xFF8000() + 0x5000) | 0x600000000000000;
 MEMORY[0x101F2B00] = (GetEncryptChanAddr_C8_Offset_0xFF8000() + 0x6000)
                                                                            0x60000000000607i64:
 UpdateTLB();
```

Init() -> CheckAndConfig\_AfterBootTZ0() -> MsgLoopAfterBootTZ0()

```
// 0x10007924
void __cdecl MsgLoopAfterBootTZ0()
 int msgRet; // r2
  __int64 pa; // [sp+0h] [bp-10h] BYREF
  sub_10008B78(5);
  SaveTZ0InfoToLocal();
  sub_100062D4();
  InitMailbox2();
  SendMsg_OpCode_0xD2_Data_0x2();
  pa = 0i64;
 msgRet = MsgLoop_BootOS(&pa);
  if ( msgRet != 3 )
    if ( (unsigned int)(msgRet - 1) <= 1 )</pre>
      LoadAndBootSEPOS(pa, HIDWORD(pa), msgRet);
    Spin3();
 Maybe_OnResume();
```

Init() -> CheckAndConfig\_AfterBootTZ0() -> SaveTZ0InfoToLocal()

```
// 0x10008DF8
void __cdecl SaveTZ0InfoToLocal()
  valid = 0;
 gDeviceMemSize = __PAIR64__((unsigned __int8)(gTZ_MemSizeRegVal & 0x7F) >> 5, 0x8000000) + (gTZ_MemSizeRegVal << 27);// 0x3000081C = 0x20000081C = 0x7
  v1 = 0;
 gTZInfo.unkVal0 = 0i64;
  gTZInfo.deviceMemSize = gDeviceMemSize;
 v2 = (unsigned __int16)(gTZ0_Value & 0x3FFF) >> 12;
 tz00ffset Start = HIWORD(gTZ0 Value) << 20;
 v4 = __PAIR64__((unsigned int)(HIWORD(gTZ0_Value) & 0x3FFF) >> 12, SZ_1M) + tz00ffset_Start;
 tz0BasePA_Plus1M = tz0Offset_Start + SZ_1M;
 if ( (unsigned int) v4 > gTZO_Value << 20 )
   valid = 1;
  isTZ0Valid = HIDWORD(v4) > v2;
 if (HIDWORD(v4) == v2)
   isTZ0Valid = valid;
 v6 = \_PAIR64\_((unsigned int)(HIWORD(gTZ1\_Value) & 0x3FFF) >> 12, SZ_1M) + (HIWORD(gTZ1\_Value) << 20);
 if ( !isTZ0Valid )
    goto L_Spin;
 v7 = (unsigned __int64)(gTZ1_Value & 0x3FFF) << 20;
  if ( HIDWORD(v6) > HIDWORD(v7) )
   v1 = 1;
  if (HIDWORD(v6) == HIDWORD(v7))
   v1 = (unsigned int)v6 > (unsigned __int16)gTZ1_Value << 20;</pre>
  if (!v1)
    goto L_Spin;
  v8 = 0;
 v9 = HIDWORD(v4) <= HIDWORD(gDeviceMemSize);</pre>
 if ( HIDWORD(v4) == HIDWORD(gDeviceMemSize) )
   v9 = tz0BasePA Plus1M <= (unsigned int)gDeviceMemSize;</pre>
  if (!v9)
    goto L Spin;
 if ( HIDWORD(v6) <= HIDWORD(gDeviceMemSize) )</pre>
 if ( HIDWORD(v6) == HIDWORD(gDeviceMemSize) )
   v8 = (unsigned int)v6 <= (unsigned int)gDeviceMemSize;</pre>
 if (!v8)
    goto L Spin;
  v10 = 0;
  v11 = 0;
 v12 = 0;
 if ( (unsigned int)v7 >= tz0BasePA Plus1M )
   v10 = 1:
  if (HIDWORD(v7) >= HIDWORD(v4))
```

Init() -> CheckAndConfig\_AfterBootTZ0() -> SaveTZ0InfoToLocal()

```
if (HIDWORD(v7) >= HIDWORD(v4))
   v11 = 1;
 if (HIDWORD(v7) == HIDWORD(v4))
   v11 = v10;
 if (!v11)
    if ( v2 >= HIDWORD(v6) )
     v12 = 1;
   if (v2 == HIDWORD(v6))
     v12 = gTZ0 Value << 20 >= (unsigned int)v6;
    if (!v12)
L Spin:
     Spin3();
 HIDWORD(gTZInfo.tz00ffset_Start) = (unsigned __int16)(gTZ0_Value & 0x3FFF) >> 12;
 LODWORD(gTZInfo.tz00ffset_Start) = gTZ0_Value << 20;
 gTZInfo.tz00ffset_End = __PAIR64__((unsigned int)(HIWORD(gTZ0_Value) & 0x3FFF) >> 12, SZ_1M) + tz00ffset Start;
 LODWORD(gTZInfo.tz10ffset Start) = v7;
 HIDWORD(gTZInfo.tz10ffset_Start) = (unsigned ___int64)(gTZ1_Value & 0x3FFF) >> 12;
 HIDWORD(gTZInfo.pa00ffset_Start_B) = (unsigned __int16)(gTZ0_Value & 0x3FFF) >> 12;
 gTZInfo.tz10ffset_End = __PAIR64__((unsigned int)(HIWORD(gTZ1_Value) & 0x3FFF) >> 12, SZ_1M)
                        + (HIWORD(gTZ1 Value) << 20);
 LODWORD(gTZInfo.pa00ffset_Start_B) = gTZ0_Value << 20;
 HIDWORD(gTZInfo.tz0End\_Minus\_0x\overline{8}000\_C) = \overline{(unsigned int)(HIWORD(gTZ0\_Value) \& 0x3FFF)} >> 12;
 LODWORD(gTZInfo.tz0End Minus 0x8000 C) = tz00ffset Start | 0xF8000;
 HIDWORD(gTZInfo.pa00ffset_Start_A) = (unsigned __int16)(gTZ0_Value & 0x3FFF) >> 12;
 LODWORD(gTZInfo.pa00ffset Start A) = gTZ0 Value << 20;
 HIDWORD(gTZInfo.pa00ffset_End_A) = (unsigned int)(HIWORD(gTZ0_Value) & 0x3FFF) >> 12;
 LODWORD(gTZInfo.pa00ffset_End_A) = tz00ffset_Start | 0xF7000;
 HIDWORD(gTZInfo.pa00ffset End B) = (unsigned int)(HIWORD(gTZO Value) & 0x3FFF) >> 12;
 LODWORD(gTZInfo.pa00ffset_End_B) = tz00ffset_Start | 0xF7000;
 HIDWORD(gTZInfo.tz0End_Minus_0x8000_A) = (unsigned int)(HIWORD(gTZ0_Value) & 0x3FFF) >> 12;
 LODWORD(gTZInfo.tz0End Minus 0x8000 A) = tz00ffset Start | 0xF8000;
 HIDWORD(gTZInfo.tz0End Minus 0x8000 B) = (unsigned int)(HIWORD(gTZ0 Value) & 0x3FFF) >> 12;
 LODWORD(gTZInfo.tz0End_Minus_0x8000_B) = tz00ffset_Start | 0xF8000;
 HIDWORD(gTZInfo.tz0End Minus 0x1000 A) = (unsigned int)(HIWORD(gTZ0 Value) & 0x3FFF) >> 12;
 LODWORD(gTZInfo.tz0End Minus 0x1000 A) = tz00ffset Start | 0xFF000;
 LODWORD(gTZInfo.tz0End_Minus_0x1000_B) = tz00ffset_Start | 0xFF000;
 HIDWORD(gTZInfo.tz0End Minus 0x1000 B) = (unsigned int)(HIWORD(gTZ0 Value) & 0x3FFF) >> 12;
 gTZInfo.tz00ffset End2 = gTZInfo.tz00ffset End;
```

Init() -> CheckAndConfig\_AfterBootTZ0() -> SaveTZ0InfoToLocal()

```
struct TZ0Info_A7
  uint64_t unkVal0;
  uint64_t deviceMemSize;
  uint64_t tz00ffset_Start;
  uint64_t tz00ffset_End;
  uint64_t tz10ffset_Start;
  uint64_t tz10ffset_End;
  uint64_t pa00ffset_Start_B;
  uint64_t tz0End_Minus_0x8000_C;
  uint64_t pa00ffset_Start_A;
  uint64_t pa00ffset_End_A;
  uint64_t pa00ffset_End_B;
  uint64_t tz0End_Minus_0x8000_A;
  uint64_t tz0End_Minus_0x8000_B;
  uint64_t tz0End_Minus_0x1000_A;
  uint64_t tz0End_Minus_0x1000_B;
  uint64_t tz00ffset_End2;
```

```
// 0x10007568
int __fastcall MsgLoop_BootOS(_QWORD *pa)
 retCode = 0;
 v16 = gStackCookie;
LABEL 3:
 while (!retCode)
   WaitMessage(&receivedMsg);
   if (byte_10120174[0] == 1)
L SPIN:
      Spin3();
   byte_10120174[0] = 1;
   unk_10120178 = receivedMsg.tag;
    if ( receivedMsg.ep == 255 )
     v2 = HIBYTE(*(_DWORD *)&receivedMsg.ep);
     retCode = 3;
      switch ( receivedMsg.opcode )
       case kOpCode Ping:
         v9.ep = 0xFF;
         v9.tag = receivedMsg.tag;
         retCode = 0;
         v9.opcode = kRespond_OpCode_Ping;
         v9.param = 0;
         unk_10120178 = 0;
         byte_10120174[0] = 0;
         v9.data = 0;
         SendMsg(&v9);
         goto LABEL 3;
        case k0pCode_Ping2:
         retCode = 0;
         v10.ep = 0xFF;
         v10.tag = receivedMsg.tag;
         v10.opcode = kRespond_OpCode_Ping2;
         v10.param = 0;
         v10.data = 2;
         unk_10120178 = 0;
         by te_10120174[0] = 0;
         SendMsg(&v10);
         goto LABEL_3;
```

```
goto LABEL_3;
case kOpCode_GenerateNonce:
 if ( !IsNonceZero() )
   GenerateNonce();
 v11.ep = 0xFF;
  if (!byte_10120174[0])
   goto L_SPIN;
 retCode = 0;
 v11.tag = unk 10120178;
 v11.opcode = kRespond_OpCode_GenerateNonce;
 v11.param = 0;
 v11.data = 160;
 unk_10120178 = 0;
 byte_10120174[0] = 0;
 SendMsg(&v11);
 goto LABEL_3;
case kOpCode GetNonceWord:
 sub_10007504(v2);
  retCode = 0;
 goto LABEL_3;
case kOpCode BootSEPOS:
 retCode = 1;
  *pa = (unsigned __int64)receivedMsg.data << 12;
 if (!v2)
   goto LABEL 3;
 if ( v2 != 1 )
   goto L SPIN;
 retCode = 2;
 break;
case kOpCode_SendARTData:
 if ( CopyinARTData(receivedMsg.data << 12, receivedMsg.data >> 20) != 1 )
   goto L SPIN;
 reply.ep = 0xFF;
  if (!byte 10120174[0])
   goto L_SPIN;
  retCode = 0;
  reply.tag = unk 10120178;
  unk 10120178 = \overline{0};
  reply.opcode = kRespond_OpCode_SendARTData;
 reply.param = 0;
 byte_10120174[0] = 0;
```

```
byte_10120174[0] = 0;
 reply.data = 0;
 SendMsg(&reply);
 goto LABEL_3;
case kOpCode_Resume:
 goto LABEL_3;
case kOpCode SetFlag:
 v3 = receivedMsg.data;
 v4 = receivedMsg.data;
 if ( receivedMsg.data )
   \vee 4 = 1;
 SetMessageFlag(v4);
 v13.ep = 0xFF;
  if (!byte 10120174[0])
   goto L_SPIN;
 retCode = 0;
 v13.tag = unk_10120178;
 unk 10120178 = 0;
 v13.opcode = kRespond_OpCode_SetFlag;
 v13.param = 0;
 byte_10120174[0] = 0;
 v13.data = v3;
 SendMsg(&v13);
 goto LABEL_3;
case kOpCode_PanicImmediatly:
 v14.ep = -1;
 v14.tag = receivedMsg.tag;
 v14.opcode = kRespond_OpCode_PanicImmediatly;
 v14.param = 0;
 unk_10120178 = 0;
 byte_10120174[0] = 0;
  v14.data = 0;
  SendMsg(&v14);
  goto L SPIN;
default:
  retCode = 0:
 v15.ep = 0xFF;
  v15.tag = receivedMsg.tag;
 v15.opcode = 0xC7;
 v15.param = 0;
  v15.data = receivedMsg.opcode;
```

```
v15.data = receivedMsg.opcode;
        unk_10120178 = 0;
        byte_10120174[0] = 0;
        SendMsg(&v15);
        goto LABEL 3;
  else
   msg.ep = receivedMsg.ep;
   retCode = 0;
   msg.tag = receivedMsg.tag;
   msg.opcode = 0;
   msg.param = 0;
   unk 10120178 = 0;
   byte 10120174[0] = 0;
   msg.data = 0;
   SendMsg(&msg);
if ( gStackCookie != v16 )
  PRTS_StackCookieError();
return retCode;
```

AP sends BootOS command to SEP

```
void BootSEPOS(void)
    akf_start_sep();
    uint32_t data = (uint32_t)(gSEPFwFinalAddr >> 12);
    _sep_create_message2(&_sep_send_msg, kMsg_BootSEPOS, 0, 0, data);
    uint32_t ret = akf_send_mbox2(KFW_SEP, (uint64_t *)&_sep_send_msg, A7IOP_NO_WAIT);
    if (ret) {
        printf("[-] unable to send BootSEPOS to SEP mailbox, abandoning...\n");
       goto exit;
    ret = _sep_client_reader(BOOT_SEPOS_TIMEOUT);
    if (ret) {
        printf("[-] SEP not respoding to BootSEPOS, abandoning...\n");
        goto exit;
exit:
    akf_stop(KFW_SEP);
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS()

```
// 0x10005D8C
void __fastcall __noreturn LoadAndBootSEPOS(uint32_t paLow, uint32_t paHigh, uint32_t bootType)
 sub 10008B78(6);
 Map_0x20000000_ByEncChan(2);
                                               // 0xC8
 GetFwBufAddrAndSize(&fwBuf, &fwBufSize);
                                               // fwBuf = 0x20000000, fwBufSize = pa0Size = 0xFF7000
 CopyFirmwareFromAPToLocalBuf(paLow, paHigh, fwBuf, fwBufSize);
 Image4Load(&img4Info, bootType, (uint8_t *)fwBuf, fwBufSize);
 UnMap_0x20000000();
 v6 = 1;
 if ( !Return_Val_0() )
  v6 = IsMessageFlag Val 0x1() ^ 1;
 if ( (img4Info.field 6C & 1) == 0 || sub 10008220((int)&img4Info) != 1 )
   if ( v6 == 1 )
     goto L SPIN;
   img4Info.field_68 = 0;
 v16[0] = 1;
 v16[1] = !(img4Info.field 68 \& 1);
 v16[2] = img4Info.field_6a & 1;
 Maybe_SetEncrytionKey(v16, 0x10140030, 0x24);
 Maybe_ConfigMemEncryptionHw2((int)v16);
 Maybe_SetEncrytionKey(v16, 0x10140054, 0x24);
 Maybe_ConfigMemEncryptionHw3(v16);
 if ( HasLoadedARTData() == 1 )
   if ( sub_10006428() == 1 )
     PRTS ARTMMisc(0);
   if ( !PRTS_ARTMMisc2() && v6 == 1 )
     goto L SPIN;
 if ( ((img4Info.field_6C & 1) == 0 || !Image4CheckSNonce(&img4Info)) && (v6 == 1 || (img4Info.field_68 & 1) != 0) )
   goto L_SPIN;
 GenRandom At 0x10140000(0);
 SetEncryptionKey Addr 0x10140000(0);
 if ( fwBufSize < img4Info.im4pPayloadSize )</pre>
   goto L SPIN;
 sizeFromIM4PEndToImg4Begin = img4Info.im4pPayloadSize - fwBuf + img4Info.im4pPayloadAddr;
 if ( sizeFromIM4PEndToImg4Begin )
   offset = 0;
   va00ffset_Start = gTZInfo.pa00ffset_Start_A;
   toBuf_Chan0x88 = HIDWORD(gTZInfo.pa00ffset_Start_A) + 0x88;
   fromBuf Chan0xC8 = HIDWORD(gTZInfo.pa00ffset Start A) + 0xC8;
                                                // copy fw from 0xC8 to 0x88
     MapVirtToPhys(
       0×10150000,
       va00ffset Start + offset,
       ( PAIR64 (fromBuf Chan0xC8, va00ffset Start) + offset) >> 32,
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS()

```
(__PAIR64__(fromBuf_Chan0xC8, va00ffset_Start) + offset) >> 32,
     ClearPageCache(0x10150000u, 0x1000u);
     memcpy(byte 10160000, 0x10150000, sizeof(byte 10160000));
     UnmapVirt(0x10150000u);
     MapVirtToPhys(
       0x10150000,
       va00ffset Start + offset,
       (__PAIR64__(toBuf_Chan0x88, va00ffset_Start) + offset) >> 32,
     ClearPageCache(0x10150000u, 0x1000u);
     memcpy((_BYTE *)0x10150000, 0x10160000, 0x1000u);
     ClearPageCache(0x10150000u, 0x1000u);
     UnmapVirt(0x10150000u);
     offset += 0x1000;
   while ( offset < sizeFromIM4PEndToImg4Begin );</pre>
 Map 0x20000000 ByEncChan(1);
                                                // 0x88
 MoveImg4PayloadToTZ0Start((_BYTE *)fwBuf, img4Info.im4pPayloadAddr, img4Info.im4pPayloadSize);
 memset(fwBuf + img4Info.im4pPayloadSize, 0, fwBufSize - img4Info.im4pPayloadSize);
 if ( (img4Info.hasKeybag & 1) != 0 )
   DecryptImg4Keybag(v12, (int)&img4Info.hasKeybag);
   if (v12[0] & 1) == 0
     || !DecryptImg4Payload(fwBuf, fwBuf, img4Info.im4pPayloadSize, (int)&v15, keySizeBits, (int)&a6) )
L SPIN:
     Spin3();
 UnMap_0x2000000();
 SendBootOSRespondToAP();
 SetBootArgAndJumpToOS(&img4Info);
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS() -> Map\_0x20000000\_ByEncChan()

```
// 0x100072FC
void ___fastcall Map_0x20000000_ByEncChan(int channel)
 uint32_t va0Size; // r5
  int chanPrefix; // r0
  va0Size = LODWORD(gTZInfo.pa0Offset_End_A) - LODWORD(gTZInfo.pa0Offset_Start_A);
  if ( channel )
    if ( channel == 2 )
      chanPrefix = 0xC8;
    else
     if ( channel != 1 )
       Spin3();
     chanPrefix = 0x88;
  else
   chanPrefix = 8;
  Config_PA_To_PA_Map(
   0i64,
    gTZInfo.pa00ffset_End_A - gTZInfo.pa00ffset_Start_A,
      PAIR64 (chanPrefix + HIDWORD(gTZInfo.pa0Offset_Start_A), gTZInfo.pa0Offset_Start_A));
  MapPA_Enable();
   dsb(0xFu);
    isb(0xFu);
  MapVA 0x2000000(va0Size);
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS() -> GetFwBufAddrAndSize()

```
// 0x1000729C
_DWORD *___fastcall GetFwBufAddrAndSize(_DWORD *outAddr, unsigned int *outSize)
 uint64 t pa0Size; // kr00 8
 BOOL isSizeInvalid; // r3
 pa0Size = gTZInfo.pa0Offset End A - gTZInfo.pa0Offset Start A;
 isSizeInvalid = LODWORD(gTZInfo.pa00ffset_End_A) -
LODWORD(gTZInfo.pa00ffset Start A) <= (unsigned int)SZ 256MB;
 if ( gTZInfo.pa00ffset End A - gTZInfo.pa00ffset Start A) >> 32 )
   isSizeInvalid = 0;
 if (!isSizeInvalid)
   Spin3();
 *outAddr = 0x20000000;
 *outSize = pa0Size;
  return outAddr;
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS() -> CopyFirmwareFromAPToLocalBuf()

```
// 0x10007420
void __fastcall CopyFirmwareFromAPToLocalBuf(unsigned int paLow, unsigned int paHigh, int fwBuf, unsigned int fwBufSize)
 unsigned int img4Size2; // r1
 unsigned int curOffset; // r6
 unsigned int img4Size; // [sp+0h] [bp-18h] BYREF
 if ( (fwBufSize & 0xFFF) != 0 )
    goto L_Spin;
 if ( fwBufSize > SZ_256MB )
    goto L Spin;
 CopyOnePage FromExternalPhysToLocalBuf(paLow, paHigh, ( BYTE *)fwBuf);
 if ( !GetImage4Size(fwBuf, 0x1000u, &img4Size) )
    goto L_Spin;
 img4Size2 = img4Size;
 if ( img4Size > fwBufSize )
L Spin:
    Spin3();
 if ( img4Size > 0x1000 )
   for ( cur0ffset = 0x1000; cur0ffset < img4Size; cur0ffset += 0x1000)
     CopyOnePage_FromExternalPhysToLocalBuf(
       curOffset + paLow,
        (__PAIR64__(paHigh, curOffset) + paLow) >> 32,
        ( BYTE *)(fwBuf + curOffset));
     img4Size2 = img4Size;
 memset(fwBuf + img4Size2, 0, fwBufSize - img4Size2);
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS() -> SetBootArgAndJumpToOS()

```
// 0x10008B9C
void ___fastcall SetBootArgAndJumpToOS(Image4Info *img4Info)
 pa0Size2 = LODWORD(gTZInfo.pa0Offset_End_B) - LODWORD(gTZInfo.pa0Offset_Start_A);
 pa0Size = LODWORD(gTZInfo.pa0Offset_End_B) - LODWORD(gTZInfo.pa0Offset_Start_A);
 Map FromAddrZero To TZ0End Minus 0x8000 Chan 0x88(L0DWORD(gTZInfo.pa00ffset End B) - L0DWORD(gTZInfo.pa00ffset Start A));
 bootArg = (SEPBootArg *)(pa0Size2 + 0x800);
 im4pTag = img4Info->im4pTag;
 if ( !im4pTag )
   goto L_SPIN;
 tz00ffset_End = gTZInfo.tz00ffset_End;
 tz00ffset Start = gTZInfo.tz00ffset Start;
 isTZSizeValid = 0;
 tzSize3 = LODWORD(gTZInfo.tz00ffset End) - LODWORD(gTZInfo.tz00ffset Start);
 if (LODWORD(gTZInfo.tz00ffset End) - LODWORD(gTZInfo.tz00ffset Start) != -1)
   isTZSizeValid = 1;
 if ( (gTZInfo.tz00ffset_End - gTZInfo.tz00ffset_Start) >> 32 )
   isTZSizeValid = 0;
 if ( !isTZSizeValid )
L SPIN:
   Spin3();
 v5 = 0;
 v36 = 0;
 v35 = 0;
 v34 = 0:
 v33 = 0:
 memcpy(v32, (int)\&img4Info->field_20 + 3, 0x15u);
 tz0Addr_High32_0x88 = HIDWORD(gTZInfo.tz00ffset Start) + 0x88;
 reservedTZSpace StartAddr = LODWORD(gTZInfo.tz0End Minus 0x8000 C) - LODWORD(gTZInfo.pa00ffset Start B);
 if ( (v32[20] \& 1) != 0 )
   v36 = 1;
   v10 = (int *)sub 10007910((int)v32);
   v5 = *v10;
   v6 = v10[1];
   v7 = v10[2];
   v8 = v10[3];
   v9 = v10[4];
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS() -> SetBootArgAndJumpToOS()

```
v9 = v10[4];
else
  v6 = 0;
  \sqrt{7} = 0;
  v8 = 0;
  \vee 9 = 0;
v23 = v9;
a4 = v6;
v11 = v8;
v12 = v7;
sub_1000888C(v31);
if ( (v31[20] & 1) != 0 )
  v35 = 1;
  v18 = (int *)sub_10007910((int)v31);
  v13 = *v18;
  v14 = v18[1];
  v15 = v18[2];
  v16 = v18[3];
  v17 = v18[4];
else
  v13 = 0;
  v14 = 0;
  v15 = 0;
  v16 = 0;
  v17 = 0;
v19 = img4Info;
if ( (v32[20] \& 1) == 0 )
  goto LABEL_19;
v20 = img4Info->imgValid;
if ( v19->imgValid == 2 )
  goto LABEL_18;
if (v20 != \overline{1})
  goto L_SPIN;
if (v19->field_69 & 1) == 0)
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS() -> SetBootArgAndJumpToOS()

```
if ((v19->field 69 & 1) == 0)
LABEL 18:
   v21 = 1;
 else
LABEL 19:
   v21 = 0;
 v34 = v21;
 bootArg->tagSEPB = 'SEPB';
 bootArg->unkZero = 0;
 bootArg->argSize = 0x60;
 HIDWORD(bootArg->tz0StartAddr_0x88) = tz0Addr_High32_0x88;
 LODWORD(bootArg->tz0StartAddr 0x88) = tz0Offset Start;
 bootArg->tz0Size = (unsigned int)tzSize3;
 bootArg->unkZero3 = 0;
 bootArg->reservedTZSpace_StartOffset = reservedTZSpace StartAddr;
 bootArg->im4pTag = im4pTag;
 bootArg->field 28 = v36;
  *( DWORD *)&bootArg->maybeHashIM4M[0xC] = v11;
 *( DWORD *)&bootArg->maybeHashIM4M[8] = v12;
  *( DWORD *)&bootArg->maybeHashIM4M[4] = a4;
  *(_DWORD *)bootArg->maybeHashIM4M = v5;
  *(_DWORD *)&bootArg->maybeHashIM4M[0x10] = v23;
 bootArg->field 3D = v35;
  *( DWORD *)&bootArg->unkZero2[9] = v16;
  *( DWORD *)&bootArg->unkZero2[5] = v15;
  *( DWORD *)&bootArg->unkZero2[1] = v14;
 *( DWORD *)&bootArg->field 3E = v13;
  *( DWORD *)&bootArg->unkZero2[0xD] = v17;
 bootArg->field 52 = v34;
 bootArg->field 53 = v33;
 bootArg->tzOffset 0xFFFF7000 = 0xFFFF7000 - tz00ffset Start + tz00ffset End;
 bootArg->tzOffset 0xFFFF8000 = 0xFFFF8000 - tz0Offset Start + tz0Offset End;
 bootArg->tzOffset 0xFFFFF000 = 0xFFFFF000 - tz0Offset Start + tz0Offset End;
 PrepareAndJump(pa0Size, (int)bootArg, 1, a4);
```

MsgLoopAfterBootTZ0() -> LoadAndBootSEPOS() -> SetBootArgAndJumpToOS() -> PrepareAndJump()

```
// 0x10004198
void ___fastcall PrepareAndJump(int pa0Size, int bootArg, int clearMem, int a4)
 ReadCounterTimer(7u, bootArg, clearMem, a4);
 v7 = Get_TZOSize();
 if ( clearMem )
   DCCMVAC Range(0x10140000, 0x78);
   bzero2(qword 10120000, 0x1000);
    bzero2(byte_10130000, 0x2000);
   bzero2(byte 10160000, 0x1000);
    SetStackValue From 0x3D600F80 To 0x3D601000();
 toAddr = (_QWORD *)pa0Size;
 fromAddr = ( QWORD *)start;
 do
   v10 = *fromAddr; v11 = fromAddr[1]; v12 = fromAddr[2]; v13 = fromAddr[3];
    fromAddr += 4;
    *toAddr = v10; toAddr[1] = v11; toAddr[2] = v12; toAddr[3] = v13;
    toAddr += 4:
 while ( (unsigned int)fromAddr < 0x10000280 );</pre>
 dstAddr = (int *)(pa0Size + 0x20);
 pa0Size Plus 0x40 = pa0Size + 0x40;
 loopCount = 8;
 do
    *dstAddr++ = pa0Size_Plus_0x40;
    pa0Size Plus 0x40 += 4;
    --loopCount;
 while ( loopCount );
 DCCMVAC_Range(pa0Size, 0x280);
 ICIMVAU_Range(pa0Size, 0x280);
 ((void ( fastcall *)(int, int))(pa0Size + 0xC0))(bootArg, v7);// TrampStart
```

# RE SEP Boot Process: BootOS Trampoline

PrepareAndJump() -> TrampStart()

```
void ___noreturn TrampStart()
 ConfigAndJumpToAddrZero();
void noreturn ConfigAndJumpToAddrZero()
 unsigned int i; // r0
  _WriteSystemReg(VBAR, (unsigned int)VBAR_Tramp);
   isb(0xFu);
  WriteSystemReg(MAIR0, ReadSystemReg(MAIR0) & 0xFFFFFF00 | 4);
   dsb(0xFu);
   isb(0xFu);
  for ( i = 0 \times 10000000; i < 0 \times 10000100; i += 0 \times 1000)
    WriteSystemReg(TLBIMVA, i);
   _dsb(0xFu);
   isb(0xFu);
 MEMORY[0x3D200038] = 1;
  _WriteSystemReg(SCTLR, 0xC51078u);
   dsb(0xFu);
   isb(0xFu);
  InvalidateAllCachedCopiesOfTranslationTableEntries();
  DCCISW_AllAddrSpace();
  ICIALLU_AddrZero();
 MovR10ToR0_JumpToAddrZero();
```

# RE SEP Boot Process: BootOS Trampoline

PrepareAndJump() -> TrampStart() -> MovR10ToR0\_JumpToAddrZero()

```
void ___noreturn MovR10ToR0_JumpToAddrZero()
{
   JUMPOUT(0);
}
```

• The sep firmware is at address 0.